TMUX7219-Q1 SCDS438B - JANUARY 2021 - REVISED JULY 2024 # TMUX7219-Q1 44V, Latch-Up Immune, 2:1 (SPDT) Precision Switch with 1.8V Logic #### 1 Features - AEC-Q100 qualified for automotive applications - Device temperature grade 1: -40°C to 125°C ambient operating temperature - Functional safety-capable - Documentation available to aid functional safety system design - Latch-up immune - Dual supply range: ±4.5V to ±22V Single supply range: 4.5V to 44V - Low on-resistance: 2.1Ω Low charge injection: -10pC - High current support: 330mA (maximum) - 1.8V logic compatible - Fail-safe logic - Rail-to-rail operation - Bidirectional signal path - Break-before-make switching ## 2 Applications - EV charging station power module - Advanced driver assistance systems (ADAS) - Automotive gateway - Analog and digital multiplexing / demultiplexing - Automotive head unit - Telematics control unit - Emergency call (eCall) - Infotainment - Body control modules (BCM) - Body electronics and lighting - Battery management systems (BMS) - **HVAC** controller module - ADAS domain controller ## 3 Description The TMUX7219-Q1 is a complementary metal-oxide semiconductor (CMOS) switch with latch-up immunity in a single channel, 2:1 (SPDT) configuration. The device works with a single supply (4.5 V to 44 V), dual supplies (±4.5V to ±22V), or asymmetric supplies (such as $V_{DD}$ = 12V, $V_{SS}$ = -5V). The TMUX7219-Q1 supports bidirectional analog and digital signals on the source (Sx) and drain (D) pins ranging from V<sub>SS</sub> to $V_{DD}$ . The TMUX7219-Q1 can be enabled or disabled by controlling the EN pin. When disabled, both signal path switches are off. When enabled, the SEL pin can be used to turn on signal path 1 (S1 to D) or signal path 2 (S2 to D). All logic control inputs support logic levels from 1.8V to V<sub>DD</sub>, ensuring both TTL and CMOS logic compatibility when operating in the valid supply voltage range. Fail-Safe Logic circuitry allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. The TMUX72xx family provides latch-up immunity, preventing undesirable high current events between parasitic structures within the device typically caused by overvoltage events. A latch-up condition typically continues until the power supply rails are turned off and can lead to device failure. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments. #### **Device Information** | PART NUMBER | PACKAGE (1) | BODY SIZE (NOM) | |-------------|---------------|-----------------| | TMUX7219-Q1 | VSSOP (8) DGK | 3.00mm × 3.00mm | | | WSON (8) RQX | 3.00mm × 2.00mm | For all available packages, see the package option addendum at the end of the data sheet. **Functional Block Diagram** ## **Table of Contents** | 1 Features | Ĺ | |--------------------------------------------------------|----| | 2 Applications | Ĺ | | 3 Description | | | 4 Pin Configuration and Functions | 3 | | 5 Specifications | ļ | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | ļ | | 5.3 Thermal Information4 | | | 5.4 Recommended Operating Conditions | 5 | | 5.5 Source or Drain Continuous Current | | | 5.6 ±15 V Dual Supply: Electrical Characteristics6 | | | 5.7 ±15 V Dual Supply: Switching Characteristics | | | 5.8 ±20 V Dual Supply: Electrical Characteristics | | | 5.9 ±20 V Dual Supply: Switching Characteristics | | | 5.10 44 V Single Supply: Electrical Characteristics 10 | | | 5.11 44 V Single Supply: Switching Characteristics 1 | | | 5.12 12 V Single Supply: Electrical Characteristics 12 | | | 5.13 12 V Single Supply: Switching Characteristics 13 | | | 5.14 Typical Characteristics14 | | | 6 Parameter Measurement Information20 | | | 6.1 On-Resistance20 | | | 6.2 Off-Leakage Current20 | | | 6.3 On-Leakage Current2 | | | 6.4 Transition Time | | | 6.5 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> | 2 | | 6.6 Break-Before-Make22 | | | 6.7 t <sub>ON (VDD)</sub> Time23 | | | 6.8 Propagation Delay | ١. | | 6.9 Charge Injection | 24 | |-----------------------------------------------------|------| | 6.10 Off Isolation | .24 | | 6.11 Crosstalk | . 25 | | 6.12 Bandwidth | . 25 | | 6.13 THD + Noise | . 26 | | 6.14 Power Supply Rejection Ratio (PSRR) | .26 | | 7 Detailed Description | | | 7.1 Overview | .27 | | 7.2 Functional Block Diagram | .27 | | 7.3 Feature Description | | | 7.4 Device Functional Modes | 30 | | 7.5 Truth Tables | | | 8 Application and Implementation | . 31 | | 8.1 Application Information | | | 8.2 Typical Applications | . 31 | | 8.3 Power Supply Recommendations | 32 | | 8.4 Layout | | | 9 Device and Documentation Support | 34 | | 9.1 Documentation Support | | | 9.2 Receiving Notification of Documentation Updates | | | 9.3 Support Resources | | | 9.4 Trademarks | . 34 | | 9.5 Electrostatic Discharge Caution | 34 | | 9.6 Glossary | | | 10 Revision History | . 34 | | 11 Mechanical, Packaging, and Orderable | | | Information | . 35 | # **4 Pin Configuration and Functions** Figure 4-1. DGK Package, 8-Pin VSSOP (Top View) Figure 4-2. RQX Package, 8-Pin WSON (Top View) **Table 4-1. Pin Functions** | PIN | | PIN | | DESCRIPTION <sup>(2)</sup> | |---------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | RQX | DGK | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(-)</sup> | | D | 1 | 1 | I/O | Drain pin. Can be an input or output. | | S1 | 2 | 2 | I/O | Source pin 1. Can be an input or output. | | GND | 3 | 3 | Р | Ground (0 V) reference | | V <sub>DD</sub> | 4 | 4 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ between $V_{DD}$ and GND. | | EN | 5 | 5 | I | Active high logic enable, has internal pull-up resistor. When this pin is low, all switches are turned off. When this pin is high, the SEL logic input determine which switch is turned on. | | SEL | 6 | 6 | I | Logic control input, has internal pull-down resistor. Controls the switch connection as shown in Section 7.5. | | V <sub>SS</sub> 7 7 | | 7 | Р | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>SS</sub> and GND. | | S2 | 8 | 8 | I/O | Source pin 2. Can be an input or output. | | Thermal Pad — | | _ | The thermal pad is not connected internally. There is no requirement to electrically connect this pad. If connected, it is recommended that the pad be left floating or tied to GND. | | - (1) I = input, O = output, I/O = input and output, P = power. - (2) Refer to Section 7.4 for what to do with unused pins. ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|----------------------------------------------------------|----------------------|---------------------------------------|------| | $V_{DD} - V_{SS}$ | | | 48 | V | | $V_{DD}$ | Supply voltage | -0.5 | 48 | V | | V <sub>SS</sub> | | -48 | 0.5 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SEL, EN) <sup>(3)</sup> | -0.5 | 48 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SEL, EN) <sup>(3)</sup> | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) <sup>(3)</sup> | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>IK</sub> | Diode clamp current <sup>(3)</sup> | -30 | 30 | mA | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> + 10 % <sup>(4)</sup> | mA | | T <sub>A</sub> | Ambient temperature | -55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | | P <sub>tot</sub> | Total power dissipation <sup>(5)</sup> | | 460 | mW | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. - (4) Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications. - (5) For DGK package: $P_{tot}$ derates linearily above $T_A = 70^{\circ}\text{C}$ by $6.7\text{mW}/^{\circ}\text{C}$ . #### 5.2 ESD Ratings | | • | | | | |---------------------------------|--------------------------|------------------------------------------------------------------------------------------|---------------|------| | | | | VALUE | UNIT | | V | | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000<br>±500 | V | | V <sub>(ESD)</sub> Electrostati | Liectrostano disorial ge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.3 Thermal Information | | | TMUX7219-Q1 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DGK (VSSOP) | UNIT | | | | 8 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 152.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 48.4 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 73.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 71.8 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|-----------------|--------------------------------|------| | V <sub>DD</sub> – V <sub>SS</sub> (1) | Power supply voltage differential | 4.5 | 44 | V | | V <sub>DD</sub> | Positive power supply voltage | 4.5 | 44 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Address or enable pin voltage | 0 | 44 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> <sup>(2)</sup> | mA | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | $V_{DD}$ and $V_{SS}$ can be any value as long as 4.5 V $\leq$ ( $V_{DD} - V_{SS}$ ) $\leq$ 44 V, and the minimum $V_{DD}$ is met. Refer to *Source or Drain Continuous Current* table for $I_{DC}$ specifications. ### 5.5 Source or Drain Continuous Current at supply voltage of V<sub>DD</sub> ± 10%, V<sub>SS</sub> ± 10 % (unless otherwise noted) | CONTINI | CONTINUOUS CURRENT PER CHANNEL (I <sub>DC</sub> ) | | T <sub>Δ</sub> = 85°C | T <sub>A</sub> = 125°C | UNIT | |-------------|---------------------------------------------------|-----------------------|-----------------------|------------------------|------| | PACKAGE | TEST CONDITIONS | T <sub>A</sub> = 25°C | 1A - 65 C | 1A - 125 C | ONII | | | +44 V Single Supply <sup>(1)</sup> | 330 | 210 | 120 | mA | | | ±15 V Dual Supply | 330 | 210 | 120 | mA | | DGK (VSSOP) | +12 V Single Supply | 240 | 160 | 100 | mA | | | ±5 V Dual Supply | 240 | 160 | 100 | mA | | | +5 V Single Supply | 180 | 120 | 80 | mA | <sup>(1)</sup> Specified for nominal supply voltage only. ## 5.6 ±15 V Dual Supply: Electrical Characteristics $V_{DD}$ = +15 V ± 10%, $V_{SS}$ = -15 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +15 V, $V_{SS}$ = -15 V, $T_A$ = 25°C (unless otherwise noted) | 71 | $\frac{1 \text{ V}_{DD} - 713 \text{ V}, \text{ V}_{SS} - 13 \text{ V}, \text{ I}_{A} - 13 \text{ V}}{\text{PARAMETER}}$ | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|--------|----------------------------------------------------------------------------------------------------------------|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 2.1 | 2.9 | Ω | | R <sub>ON</sub> | On-resistance | $I_{D} = -10 \text{ mA}$ | –40°C to +85°C | | | 3.8 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 4.5 | Ω | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 0.05 | 0.25 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | I <sub>D</sub> = -10 mA | –40°C to +85°C | | | 0.3 | Ω | | | Citatilieis | Refer to On-Resistance | -40°C to +125°C | | | 0.35 | Ω | | | | $V_0 = -10 \text{ V to } +10 \text{ V}$ | 25°C | | 0.5 | 0.6 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_S = -10 \text{ mA}$ | –40°C to +85°C | | | 0.7 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 0.85 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.01 | | Ω/°C | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | -0.2 | 0.1 | 0.2 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off<br>$V_S = +10 \text{ V} / -10 \text{ V}$<br>$V_D = -10 \text{ V} / + 10 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +85°C | -2 | | 2 | nA | | 'S(OFF) | Course on lounage out one | | -40°C to +125°C | -25 | | 25 | nA | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | -2 | 0.1 | 0.1 2 | nA | | l | Drain off leakage current <sup>(1)</sup> | | –40°C to +85°C | -4 | | 4 | nA | | I <sub>D(OFF)</sub> | Drain on loanage ourron | V <sub>D</sub> = -10 V / + 10 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -60 | | 3.8 4.5 0.05 0.25 0.3 0.35 0.5 0.6 0.7 0.85 0.1 0.1 0.2 2 25 0.1 2 4 60 0.1 2 4 60 0.1 2 4 60 0.1 2 4 60 0.1 2 | nA | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | -2 | 0.1 | 2 | nA | | $I_{S(ON)}$ $I_{D(ON)}$ | Channel on leakage current <sup>(2)</sup> | | -40°C to +85°C | -4 | | 4 | nA | | 'D(ON) | | Refer to On-Leakage Current | -40°C to +125°C | +85°C | nA | | | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.005 | 2 | μΑ | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -1 | -0.005 | | μΑ | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3 | | pF | | POWER S | SUPPLY | | | | | , | | | | | | 25°C | | 30 | 40 | μΑ | | I <sub>DD</sub> V <sub>DD</sub> supply current | V <sub>DD</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 48 | μΑ | | | | | -40°C to +125°C | | | 62 | μΑ | | | | | 25°C | | 3 | 10 | μΑ | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 15 | μΑ | | | | | -40°C to +125°C | | | 25 | μΑ | <sup>(1)</sup> When V<sub>S</sub> is positive, V<sub>D</sub> is negative, or when V<sub>S</sub> is negative, V<sub>D</sub> is positive. (2) When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating, or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating. ## 5.7 ±15 V Dual Supply: Switching Characteristics $V_{DD}$ = +15 V ± 10%, $V_{SS}$ = -15 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +15 V, $V_{SS}$ = -15 V, $V_{A}$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------|------| | | | V <sub>S</sub> = 10 V | 25°C | | 120 | 175 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | –40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 210 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 100 | 170 | ns | | ON (EN) Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 185 | ns | | | | | Time | -40°C to +125°C | | | 200 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 100 | 180 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 195 | ns | | , , | | Time | -40°C to +125°C | | | 210 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | | 50 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | 1 | 190 210 100 170 185 200 100 180 195 210 50 0.19 0.2 0.2 700 -10 -75 -55 -117 -106 40 -0.18 -64 0.0005 | ns | | | | , | Refer to Break-Before-Make | -40°C to +125°C | 1 | | ns | | | | | \/ rice time = 100mg | 25°C | | 0.19 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time | $V_{DD}$ rise time = 100ns<br>$R_L$ = 300 $\Omega$ , $C_L$ = 35 pF | -40°C to +85°C | | 0.2 | 20 175 190 210 00 170 185 200 00 180 195 210 50 | ms | | 0.1 (122) | (V <sub>DD</sub> to output) | Refer to Turn-on (VDD) Time | -40°C to +125°C | 120 175 | ms | | | | t <sub>PD</sub> | Propagation delay | R <sub>L</sub> = 50 Ω , C <sub>L</sub> = 5 pF<br>Refer to Propagation Delay | 25°C | | 700 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 0 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | 25°C | | -10 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | | -75 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | -55 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 0 V, f = 100 kHz<br>Refer to Crosstalk | 25°C | | -117 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | -106 | | dB | | BW | –3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | | 40 | | MHz | | IL | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$ | 25°C | | -0.18 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$<br>$R_L$ = 50 $\Omega$ , $C_L$ = 5 pF,<br>f = 1 MHz<br>Refer to ACPSRR | 25°C | | -64 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 15 V, $V_{BIAS}$ = 0 V<br>$R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to THD + Noise | 25°C | ( | 0.0005 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 33 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 48 | | pF | | C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 148 | | pF | ## 5.8 ±20 V Dual Supply: Electrical Characteristics $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | $V_{DD} = +20 \text{ V}, V_{SS} = -20 \text{ V}, I_A = $ <b>PARAMETER</b> | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|-----|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = -15 V to +15 V | 25°C | | 1.9 | 2.7 | Ω | | R <sub>ON</sub> | On-resistance | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 3.5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 4.2 | Ω | | | | V <sub>S</sub> = -15 V to +15 V | 25°C | | 0.04 | 0.22 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 0.28 | Ω | | | cnanneis | Refer to On-Resistance | -40°C to +125°C | | | 0.3 | Ω | | | | V <sub>S</sub> = -15 V to +15 V | 25°C | | 0.3 | 0.75 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | I <sub>S</sub> = -10 mA | -40°C to +85°C | | | 0.9 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 1.2 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.009 | | Ω/°C | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -2 | 0.1 | 2 | nA | | lovers | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +15 \text{ V} / -15 \text{ V}$ | -40°C to +85°C | -5 | | 5 | nA | | I <sub>S(OFF)</sub> | Jource on leakage current | V <sub>D</sub> = -15 V / + 15 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -30 | | 30 | nA | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -3 | 0.1 | 3 | nA | | I | Drain off leakage current <sup>(1)</sup> | Switch state is off | -40°C to +85°C | -10 | | 10 | nA | | I <sub>D(OFF)</sub> | Drain on leakage current | V <sub>D</sub> = -15 V / + 15 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -70 | | 3.5 4.2 0.04 0.22 0.28 0.3 0.3 0.3 0.75 0.9 1.2 009 0.1 2 5 30 0.1 3 10 70 0.1 3 10 70 44 0.8 005 2 | nA | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V | 25°C | -3 | 0.1 | 3 | nA | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 15 \text{ V}$ | -40°C to +85°C | -10 | | 10 | nA | | I <sub>D(ON)</sub> | | Refer to On-Leakage Current | -40°C to +125°C | -70 | | 2.7<br>3.5<br>4.2<br>0.22<br>0.28<br>0.3<br>0.75<br>0.9<br>1.2<br>5<br>30<br>3<br>10<br>70<br>44<br>0.8<br>2<br>44<br>50<br>65<br>9<br>12 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.005 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3 | | pF | | POWER S | SUPPLY | | | | | | | | | | | 25°C | | 34 | 44 | μA | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 50 | μA | | | | Logio inputo – o v, o v, oi v DD | -40°C to +125°C | | | 65 | μA | | | | | 25°C | | 0.009 -2 0.1 -5 -30 -3 0.1 -10 -70 -3 0.1 -10 -70 1.3 0 0.005 -1 -0.005 3 | 9 | μA | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 12 | μA | | | | | -40°C to +125°C | | | 25 | μA | When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 5.9 ±20 V Dual Supply: Switching Characteristics $V_{DD}$ = +20 V ± 10%, $V_{SS}$ = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +20 V, $V_{SS}$ = -20 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------| | | | V <sub>S</sub> = 10 V | 25°C | | 110 | 175 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | –40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | –40°C to +125°C | | | 205 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 110 | 170 | ns | | ton (EN) | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 185 | ns | | | | Time | -40°C to +125°C | | | 200 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 90 | 180 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 190 | ns | | | | Time | -40°C to +125°C | | | 200 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | | 55 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | -40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 100ns | 25°C | | 0.18 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega, C_L = 35 pF$ | –40°C to +85°C | | 0.2 | | ms | | , , | (Վըը to output) | Refer to Turn-on (VDD) Time | -40°C to +125°C | | 0.2 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay | 25°C | | 715 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 0 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | 25°C | | -15 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 0 V, f = 100 kHz<br>Refer to Off Isolation | 25°C | | -75 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | -55 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | | -117 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | -106 | | dB | | BW | –3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ ,<br>Refer to Bandwidth | 25°C | | 38 | | MHz | | l <sub>L</sub> | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$ | 25°C | | -0.16 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | | -63 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 20 V, $V_{BIAS}$ = 0 V<br>$R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to THD + Noise | 25°C | | 0.0005 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 32 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 45 | | pF | | $C_{S(ON),}$ $C_{D(ON)}$ | On capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 146 | | pF | ## 5.10 44 V Single Supply: Electrical Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | $\frac{\text{V}_{DD} = +44 \text{ V}, \text{V}_{SS} = 0 \text{ V}, \text{I}_{A} = 2}{\text{PARAMETER}}$ | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------|------|--------|------|------| | ANALOG | SWITCH | | | | - | | | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 2.2 | 2.8 | Ω | | R <sub>ON</sub> | On-resistance | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 3.6 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 4.2 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 0.1 | 0.2 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | I <sub>D</sub> = -10 mA | -40°C to +85°C | | | 0.3 | Ω | | | ond moio | Refer to On-Resistance | -40°C to +125°C | | | 0.35 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 0.2 | 1 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 1.3 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 1.5 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 22 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.008 | | Ω/°C | | | | $V_{DD} = 44 \text{ V}, V_{SS} = 0 \text{ V}$ 25°C | 25°C | -8 | 0.1 | 8 | nA | | lovore) | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 40 V / 1 V | -40°C to +85°C | -12 | | 12 | nA | | I <sub>S(OFF)</sub> | | V <sub>D</sub> = 1 V / 40 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -40 | | 40 | nA | | | | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | -10 | 0.1 | 10 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 40 V / 1 V | -40°C to +85°C | -15 | | 15 | nA | | 'D(OFF) | | V <sub>D</sub> = 1 V / 40 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -100 | | 100 | nA | | | | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | -10 | 0.1 | 10 | nA | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 40 \text{ V or } 1 \text{ V}$ | -40°C to +85°C | -15 | | 15 | nA | | I <sub>D(ON)</sub> | | Refer to On-Leakage Current | -40°C to +125°C | -100 | | 100 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | ٧ | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.005 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3 | | pF | | POWER S | SUPPLY | | | | | ' | | | | | | 25°C | | 17 | 50 | μA | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 44 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 60 | μA | | | | J 15 | -40°C to +125°C | | | 75 | μA | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. <sup>(2)</sup> When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 5.11 44 V Single Supply: Switching Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------------|-----|------| | | | V <sub>S</sub> = 18 V | 25°C | | 120 | 175 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 205 | ns | | | | V <sub>S</sub> = 18 V | 25°C | | 120 | 168 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 185 | ns | | | | Time | -40°C to +125°C | | | 195 | ns | | | | V <sub>S</sub> = 18 V | 25°C | | 120 | 180 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 200 | ns | | | | Time | -40°C to +125°C | | | 205 | ns | | | | V <sub>S</sub> = 18 V, | 25°C | | 45 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 1µs | 25°C | | 0.15 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 0.17 | | ms | | | (VDD to suspary | Refer to Turn-on (VDD) Time | -40°C to +125°C | | 0.17 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay | 25°C | | 930 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 22 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | 25°C | | -16 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | | <b>-</b> 75 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | -55 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | | -117 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | -106 | | dB | | BW | –3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 37 | | MHz | | I <sub>L</sub> | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$ | 25°C | | -0.18 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$<br>$R_L$ = 50 $\Omega$ , $C_L$ = 5 pF,<br>f = 1 MHz<br>Refer to ACPSRR | 25°C | | -60 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 22 V, $V_{BIAS}$ = 22 V<br>$R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to THD + Noise | 25°C | | 0.0004 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 34 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 48 | | pF | | C <sub>S(ON)</sub> , | On capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 146 | | pF | ## 5.12 12 V Single Supply: Electrical Characteristics $\begin{aligned} &V_{DD} = +12 \text{ V} \pm 10\%, \text{ V}_{SS} = 0 \text{ V}, \text{ GND} = 0 \text{ V} \text{ (unless otherwise noted)} \\ &\text{Typical at V}_{DD} = +12 \text{ V}, \text{ V}_{SS} = 0 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C} \text{ (unless otherwise noted)} \end{aligned}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------|-----------------|-----|--------|------|------| | ANALOG | SWITCH | | <u>'</u> | | | | | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 4.6 | 6 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = -10 mA | -40°C to +85°C | | | 7.5 | Ω | | | | Refer to On-Resistance | –40°C to +125°C | | | 8.4 | Ω | | | On-resistance mismatch between channels | V <sub>S</sub> = 0 V to 10 V | 25°C | | 0.08 | 0.2 | Ω | | $\Delta R_{ON}$ | | I <sub>D</sub> = -10 mA | –40°C to +85°C | | | 0.32 | Ω | | | ondrinois . | Refer to On-Resistance | –40°C to +125°C | | | 0.35 | Ω | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 1.2 | 2 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | I <sub>S</sub> = -10 mA | –40°C to +85°C | | | 2.2 | Ω | | | | Refer to On-Resistance | –40°C to +125°C | | | 2.4 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 6 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.017 | | Ω/°C | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -1 | 0.1 | 1 | nΑ | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 10 V / 1 V | –40°C to +85°C | -3 | | 3 | nΑ | | | | V <sub>D</sub> = 1 V / 10 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -25 | | 25 | nA | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -2 | 0.1 | 2 | nΑ | | l | Drain off leakage current <sup>(1)</sup> | Switch state is off $V_S = 10 \text{ V} / 1 \text{ V}$ | –40°C to +85°C | -4 | | 4 | nΑ | | I <sub>D(OFF)</sub> | Drain on loakage current | V <sub>D</sub> = 1 V / 10 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -60 | | 60 | nA | | _ | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -2 | 0.1 | 2 | nΑ | | I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 10 \text{ V}$ or 1 V | –40°C to +85°C | -4 | | 4 | nΑ | | 'D(ON) | | Refer to On-Leakage Current | –40°C to +125°C | -60 | | 60 | nΑ | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | –40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | –40°C to +125°C | | 0.005 | 2 | μΑ | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -1 | -0.005 | | μΑ | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3 | | pF | 25°C -40°C to +85°C -40°C to +125°C $V_{DD}$ = 13.2 V, $V_{SS}$ = 0 V Logic inputs = 0 V, 5 V, or $V_{DD}$ Product Folder Links: TMUX7219-Q1 V<sub>DD</sub> supply current 10 35 45 μΑ μΑ μΑ **POWER SUPPLY** $I_{DD}$ When $V_{\mbox{\scriptsize S}}$ is positive, $V_{\mbox{\scriptsize D}}$ is negative, or when $V_{\mbox{\scriptsize S}}$ is negative, $V_{\mbox{\scriptsize D}}$ is positive. (1) When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 5.13 12 V Single Supply: Switching Characteristics $V_{DD}$ = +12 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +12 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------| | | | V <sub>S</sub> = 8 V | 25°C | | 180 | 185 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | | 215 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 235 | ns | | | | V <sub>S</sub> = 8 V | 25°C | | 120 | 180 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 210 | ns | | | | Time | -40°C to +125°C | | | 230 | ns | | | | V <sub>S</sub> = 8 V | 25°C | | 130 | 210 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$<br>Refer to Turn-on and Turn-off | -40°C to +85°C | | | 235 | ns | | | | Time | -40°C to +125°C | | | 250 | ns | | | | V <sub>S</sub> = 8 V, | 25°C | | 40 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 100ns | 25°C | | 0.19 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 0.2 | | ms | | | ( Tob to surpar) | Refer to Turn-on (VDD) Time | -40°C to +125°C | | 0.2 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay | 25°C | | 740 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 6 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | 25°C | | -6 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Charge Injection | 25°C | | -75 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | -55 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | | -117 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | -106 | | dB | | BW | –3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 42 | | MHz | | IL | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$ | 25°C | | -0.3 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | | -65 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 6 V, $V_{BIAS}$ = 6 V<br>$R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to THD + Noise | 25°C | 1 | 0.0009 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 38 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 56 | | pF | | C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 150 | | pF | #### **5.14 Typical Characteristics** at $T_A = 25$ °C Figure 5-5. On-Resistance vs Temperature Figure 5-6. On-Resistance vs Temperature at $T_A = 25$ °C at $T_A = 25$ °C Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated at $T_A = 25$ °C at $T_A = 25$ °C Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated at T<sub>A</sub> = 25°C #### **6 Parameter Measurement Information** #### 6.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. Figure 6-1 shows the measurement setup used to measure $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using the following setup, where $R_{ON}$ is computed as $R_{ON} = V / I_{SD}$ : Figure 6-1. On-Resistance ### 6.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current. - 2. Drain off-leakage current. Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . Figure 6-2 shows the setup used to measure both off-leakage currents. Figure 6-2. Off-Leakage Measurement Setup #### 6.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. Figure 6-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . Figure 6-3. On-Leakage Measurement Setup #### **6.4 Transition Time** Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-4 shows the setup used to measure transition time, denoted by the symbol $t_{TRANSITION}$ . Figure 6-4. Transition-Time Measurement Setup Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## 6.5 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub> Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-5 shows the setup used to measure turn-on time, denoted by the symbol $t_{ON(EN)}$ . Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-5 shows the setup used to measure turn-off time, denoted by the symbol t<sub>OFF(EN)</sub>. Figure 6-5. Turn-On and Turn-Off Time Measurement Setup #### 6.6 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 6-6 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPEN(BBM)</sub>. Figure 6-6. Break-Before-Make Delay Measurement Setup ## 6.7 t<sub>ON (VDD)</sub> Time The $t_{ON\ (VDD)}$ time is defined as the time taken by the output of the device to rise to 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system. Figure 6-7 shows the setup used to measure turn on time, denoted by the symbol $t_{ON\ (VDD)}$ . Figure 6-7. t<sub>ON (VDD)</sub> Time Measurement Setup ## 6.8 Propagation Delay Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. Figure 6-8 shows the setup used to measure propagation delay, denoted by the symbol $t_{PD}$ . Figure 6-8. Propagation Delay Measurement Setup #### 6.9 Charge Injection The TMUX7219-Q1 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . Figure 6-9 shows the setup used to measure charge injection from source (Sx) to drain (D). Figure 6-9. Charge-Injection Measurement Setup #### 6.10 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 6-10 shows the setup used to measure, and the equation used to calculate off isolation. Figure 6-10. Off Isolation Measurement Setup Submit Document Feedback #### 6.11 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. Figure 6-11 shows the setup used to measure, and the equation used to calculate crosstalk. Figure 6-11. Crosstalk Measurement Setup #### 6.12 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. Figure 6-12 shows the setup used to measure bandwidth. Figure 6-12. Bandwidth Measurement Setup #### 6.13 THD + Noise The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD + N. Figure 6-13. THD + N Measurement Setup ## 6.14 Power Supply Rejection Ratio (PSRR) PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620 mV $_{\rm PP}$ . The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation. This helps stabilize the supply and immediately filter as much of the supply noise as possible. Figure 6-14. ACPSRR Measurement Setup ## 7 Detailed Description #### 7.1 Overview The TMUX7219-Q1 is a 2:1, 1-channel switch. Each input is turned on or turned off based on the state of the select line and enable pin. #### 7.2 Functional Block Diagram The following figure shows the functional block diagram of the TMUX7219-Q1. ### 7.3 Feature Description #### 7.3.1 Bidirectional Operation The TMUX7219-Q1 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals. ### 7.3.2 Rail-to-Rail Operation The valid signal path input and output voltage for TMUX7219-Q1 ranges from V<sub>SS</sub> to V<sub>DD</sub>. #### 7.3.3 1.8 V Logic Compatible Inputs The TMUX7219-Q1 has 1.8 V logic compatible control for all logic control inputs. 1.8 V logic level inputs allows the device to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches. #### 7.3.4 Integrated Pull-Up and Pull-Down Resistor on Logic Pins The TMUX7219-Q1 has internal weak pull-up and pull-down resistors to GND to ensure the logic pins are not left floating. The value of this pull-down resistor is approximately 4 M $\Omega$ , but is clamped to about 1 $\mu$ A at higher voltages. The EN pin integrates a pull-up resistor to V<sub>DD</sub> and the SEL pin integrates a pull-down resistor. This feature integrates up to two external components and reduces system size and cost. #### 7.3.5 Fail-Safe Logic The TMUX7219-Q1 supports Fail-Safe Logic on the control input pins (EN and SEL) allowing for operation up to 44 V above ground, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the logic input pins of the TMUX7219-Q1 to be ramped to +44 V while $V_{DD}$ and $V_{SS}$ = 0 V. The logic control inputs are protected against positive faults of up to +44 V in powered-off condition, but do not offer protection against negative overvoltage conditions. #### 7.3.6 Latch-Up Immune Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The latch-up condition typically requires a power cycle to eliminate the low impedance path. The TMUX72xx-Q1 family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX72xx-Q1 family of switches and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to Using Latch Up Immune Multiplexers to Help Improve System Reliability. #### 7.3.7 Ultra-Low Charge Injection Figure 7-1 shows how the TMUX7219-Q1 has a transmission gate topology. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. Figure 7-1. Transmission Gate Topology The TMUX7219-Q1 contains specialized architecture to reduce charge injection on the source (Sx). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the drain (D). This will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the drain (D) instead of the source (Sx). As a general rule, Cp should be 20× larger than the equivalent load capacitance on the source (Sx). Figure 7-2 shows charge injection variation with source voltage with different compensation capacitors on the drain side. Figure 7-2. Charge Injection Compensation #### 7.4 Device Functional Modes When the EN pin of the TMUX7219-Q1 is pulled high, one of the switches is closed based on the state of the SEL pin. When the EN pin is pulled low, both of the switches are in an open state regardless of the state of the SEL pin. The control pins can be as high as 44 V. The TMUX7219-Q1 can operate without any external components except for the supply decoupling capacitors. The EN pin has an internal pull-up resistor of 4 M $\Omega$ , and SEL pin has internal pull-down resistor of 4 M $\Omega$ . If unused, EN pin must be tied to V<sub>DD</sub> and SEL pin must be tied to GND to ensure the device does not consume additional current as highlighted in Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (S1, S2, or D) should be connected to GND. #### 7.5 Truth Tables Table 7-1 show the truth tables for the TMUX7219-Q1. Table 7-1. TMUX7219-Q1 Truth Table | EN | SEL | Selected Source Connected To Drain (D) Pin | |----|------------------|--------------------------------------------| | 0 | X <sup>(1)</sup> | All sources are off (HI-Z) | | 1 | 0 | S1 | | 1 | 1 | S2 | (1) X denotes do not care. ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information TMUX7219-Q1 is part of the precision switches and multiplexers family of devices. TMUX7219-Q1 offers low RON, low on and off leakage currents, and ultra-low charge injection performance. These properties make TMUX7219-Q1 ideal for implementing high precision industrial systems requiring selection of one of two inputs or outputs. #### 8.2 Typical Applications #### 8.2.1 Data Acquisition Calibration One application of the TMUX7219-Q1 is in Data Acquisition systems (DAQ). To account for system loss and ensure the lowest possible noise floor, a calibration path is needed. To minimize board space and automate this procedure, many applications utilize a 2:1 (SPDT) switch. Figure 8-1 shows the TMUX7219-Q1 configured for switching a calibration path on a precision measurement module. Figure 8-1. Calibration Path Switching for Data Acquisition #### 8.2.2 Design Requirements For the design example, use the parameters listed in Table 8-1. Table 8-1. Design Parameters | PARAMETERS | VALUES | | | | |---------------------------|--------------------------------------------|--|--|--| | Supply (V <sub>DD</sub> ) | 12 V | | | | | Supply (V <sub>SS</sub> ) | -12 V | | | | | MUX I/O signal range | −12 V to 12 V (Rail-to-Rail) | | | | | Control logic thresholds | 1.8 V compatiable (up to V <sub>DD</sub> ) | | | | | EN | EN pulled high to enable the switch | | | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 8.2.3 Detailed Design Procedure The application shown in Figure 8-1 demonstrates how to generate a $\pm 12V$ PWM signal that is created by toggling the TMUX7219-Q1. This PWM signal generated by the EVSE on the control pilot line signals to the car the available current of the charger, and the car will respond with a charging status. This handshake results in a safe method for supplying power to vehicle. The TMUX7219-Q1 can support 1.8V logic signals on the control input, allowing the device to interface with low logic controls of an FPGA or MCU. The TMUX7219-Q1 can be operated without any external components except for the supply decoupling capacitors. The select pin has an internal pull-down resistor to prevent floating input logic. All inputs to the switch must fall within the recommend operating conditions of the TMUX7219-Q1 including signal range and continuous current. For this design with a positive supply of 12V on $V_{DD}$ , and negative supply of -12V on $V_{SS}$ , the signal range can be 12V to -12V. The max continuous current ( $I_{DC}$ ) can be up to 330mA as shown in Section 5.4 for wide-range current measurement. ## 8.3 Power Supply Recommendations The TMUX7219-Q1 operates across a wide supply range of $\pm 4.5$ V to $\pm 22$ V (4.5 V to 44 V in single-supply mode). The device also performs well with asymmetrical supplies such as $V_{DD} = 12$ V and $V_{SS} = -5$ V. Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F at both the V<sub>DD</sub> and V<sub>SS</sub> pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped. #### 8.4 Layout #### 8.4.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 8-2 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. Figure 8-2. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Figure 8-3 shows an example of a PCB layout with the TMUX7219-Q1. Some key considerations are as follows: - For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD/VSS and GND. We recommend a 0.1 μF and 1 μF capacitor, placing the lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. - Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes. #### 8.4.2 Layout Example Figure 8-3. TMUX7219-Q1DGK Layout Example ## 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief - Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief - Texas Instruments, Multiplexers and Signal Switches Glossary application report - Texas Instruments, QFN/SON PCB Attachment application report - Texas Instruments, Quad Flatpack No-Lead Logic Packages application report - Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application report - Texas Instruments, TMUX7219-Q1 Functional Safety, FIT Rate, Failure Mode Distribution and Pin FMA functional safety FIT rate, FMD and Pin-FMA #### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | ( | Changes from Revision A (June 2021) to Revision B (July 2024) | Page | |---|---------------------------------------------------------------|------| | • | Updated IIH max specification | 6 | | _ | | | # Changes from Revision \* (January 2021) to Revision A (June 2021) Changed the status of the data sheet from: Advanced Information to: Production Data ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback www.ti.com 8-Sep-2024 #### PACKAGING INFORMATION | | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |---|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | L | | | | | | | | (6) | | | | | | | TMUX7219DGKRQ1 | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (X219, X219Q)<br>Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 8-Sep-2024 #### OTHER QUALIFIED VERSIONS OF TMUX7219-Q1: ◆ Catalog : TMUX7219 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Mar-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX7219DGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Mar-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX7219DGKRQ1 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated