# ISO7021 Ultra-Low Power Two-Channel Digital Isolator ### 1 Features - Ultra-low power consumption - 4.8µA per channel quiescent current (3.3V) - 15µA per channel at 100kbps (3.3V) - 120µA per channel at 1Mbps (3.3V) - Robust isolation barrier - >100-year projected lifetime - 3000V<sub>RMS</sub> isolation rating - ±100kV/µs typical CMTI - Wide supply range: 1.71V to 1.89V and 2.25V to - Wide temperature range: -55°C to 125°C - Small 8-SOIC package (8-D) - Signaling rate: Up to 4Mbps - Default output High (ISO7021) and Low (ISO7021F) options - Robust electromagnetic compatibility (EMC) - System-level ESD, EFT, and surge immunity - ±8kV IEC 61000-4-2 contact discharge protection across isolation barrier - Very low emissions - Safety-related certifications: - DIN EN IEC 60747-17 (VDE 0884-17) - UL 1577 Component Recognition Program - IEC 62368-1, IEC 61010-1 and GB 4943.1 - IECEx (IEC 60079-0 & IEC 60079-11) and ATEX (EN IEC60079-0 & EN 60079-11) ## 2 Applications - 4mA to 20mA loop powered field transmitters - Factory automation and process automation - Low-power GPIO, UART isolation Simplified Application Schematic ## 3 Description The ISO7021 device is ultra-low an multichannel digital isolator that can be used to isolate CMOS or LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by a double capacitive silicon dioxide (SiO<sub>2</sub>) insulation barrier. Innovative edge based architecture combined with an ON-OFF keying modulation scheme allows these isolators to consume very-low power while meeting 3000V<sub>RMS</sub> isolation rating per UL1577. The per channel dynamic current consumption of the device is under 120µA/Mbps and the per channel static current consumption is 4.8µA at 3.3V, allowing for use of the ISO7021 in both power and thermal constrained system designs. The device can operate as low as 1.71V, as high as 5.5V, and is fully functional with different supply voltages on each side of isolation barrier. The twochannel isolator comes in a narrow body 8-SOIC package with one forward and one reverse-direction channel in a 8-SOIC package. The device has default output high and low options. If the input power or signal is lost, default output is high for the ISO7021 device without the suffix F and low for the ISO7021F device with the F suffix. See the Device Functional Modes section for more information. #### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | |-------------|------------------------|-----------------------------|--| | ISO7021 | SOIC (8-D) | 4.90mm × 6.00mm | | - For more information, see Section 14. - The package size (length × width) is a nominal value and includes pins, where applicable. Data Rate vs Power Consumption at 3.3V ## **Table of Contents** | 1 Features | 1 | |-------------------------------------------------|----| | 2 Applications | | | 3 Description | | | 4 Device Comparison Table | | | 5 Pin Configuration and Functions | | | Pin Functions | | | 6 Specifications | | | 6.1 Absolute Maximum Ratings | | | 6.2 ESD Ratings | | | 6.3 Recommended Operating Conditions | | | 6.4 Thermal Information | | | 6.5 Power Ratings | | | 6.6 Insulation Specifications | | | 6.7 Safety-Related Certifications | | | 6.8 Safety Limiting Values | | | 6.9 Electrical Characteristics 5V Supply | | | 6.10 Supply Current Characteristics 5V Supply | | | 6.11 Electrical Characteristics 3.3V Supply | | | 6.12 Supply Current Characteristics 3.3V Supply | | | 6.13 Electrical Characteristics 2.5V Supply | | | 6.14 Supply Current Characteristics 2.5V Supply | | | 6.15 Electrical Characteristics 1.8V Supply | | | 6.16 Supply Current Characteristics 1.8V Supply | 11 | | 6 17 Switching Characteristics | 12 | | / Parameter Measurement Information | IO | |------------------------------------------------------|-----| | 8 Detailed Description | .14 | | 8.1 Overview | 14 | | 8.2 Functional Block Diagram | 14 | | 8.3 Feature Description | .15 | | 8.4 Device Functional Modes | .16 | | 9 Application and Implementation | | | 9.1 Application Information | | | 9.2 Typical Application | 19 | | 10 Power Supply Recommendations | 22 | | 11 Layout | 23 | | 11.1 Layout Guidelines | | | 11.2 Layout Example | 23 | | 12 Device and Documentation Support | 24 | | 12.1 Documentation Support | 24 | | 12.2 Receiving Notification of Documentation Updates | 24 | | 12.3 Support Resources | 24 | | 12.4 Trademarks | 24 | | 12.5 Electrostatic Discharge Caution | 24 | | 12.6 Glossary | 24 | | 13 Revision History | 25 | | 14 Mechanical, Packaging, and Orderable | | | Information | 25 | # **4 Device Comparison Table** ### **Table 4-1. Device Features** | PART NUMBER | CHANNEL DIRECTION | MAXIMUM DATA<br>RATE | DEFAULT<br>OUTPUT | PACKAGE | RATED ISOLATION | |-----------------------|-------------------------|----------------------|-------------------|---------|--------------------------------------------| | ISO7021 | 1 Forward,<br>1 Reverse | 4Mbps | High | SOIC-8 | 3000V <sub>RMS</sub> / 4242V <sub>PK</sub> | | ISO7021 with F suffix | 1 Forward,<br>1 Reverse | 4Mbps | Low | SOIC-8 | 3000V <sub>RMS</sub> / 4242V <sub>PK</sub> | # **5 Pin Configuration and Functions** ### **Pin Functions** Figure 5-1. D Package 8-Pin SOIC Top View | | PIN | | DESCRIPTION | | | |------------------|-----|---------------------|----------------------------------------|--|--| | NAME | NO. | Type <sup>(1)</sup> | DESCRIPTION | | | | GND1 | 4 | _ | Ground connection for V <sub>CC1</sub> | | | | GND2 | 5 | _ | Ground connection for V <sub>CC2</sub> | | | | INA | 7 | I | Input, channel A | | | | INB | 3 | I | Input, channel B | | | | OUTA | 2 | 0 | Output, channel A | | | | OUTB | 6 | 0 | Output, channel B | | | | V <sub>CC1</sub> | 1 | _ | Power supply, side 1 | | | | V <sub>CC2</sub> | 8 | _ | Power supply, side 2 | | | (1) I = Input, O = Output ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) (3) | | , 5 ( | MIN | MAX | UNIT | |----------------|------------------------------------------------|------|------------------------|------| | Supply Voltage | V <sub>CC1</sub> to GND1 | -0.5 | 6 | V | | | V <sub>CC2</sub> to GND2 | -0.5 | 6 | V | | Input/Output | INx to GNDx | -0.5 | V <sub>CCX</sub> + 0.5 | V | | Voltage | OUTx to GNDx | -0.5 | V <sub>CCX</sub> + 0.5 | V | | Output Current | lo | -15 | 15 | mA | | Temperature | Operating junction temperature, T <sub>J</sub> | | 150 | °C | | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values - Maximum voltage must not exceed 6V. ### 6.2 ESD Ratings (1)(2) | | | | VALUE | UNIT | |--------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------|------| | | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±6000 | | | | V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per ANSI/<br>ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±1500 | V | | | | Contact discharge per IEC 61000-4-2;<br>Isolation barrier withstand test <sup>(3)</sup> (4) | ±8000 | | Product Folder Links: ISO7021 - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. - IEC ESD strike is applied across the barrier with all pins on each side tied together creating a two-terminal device. - Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | Supply Voltage Side 1 | V <sub>CCO</sub> <sup>(2)</sup> = 1.8V | 1.71 | 1.89 | V | | Supply Voltage Side 1 | V <sub>CCO</sub> = 2.5V to 5V | 2.25 | 5.5 | V | | Supply Voltage Side 2 | V <sub>CCO</sub> = 1.8V | 1.71 | 1.89 | V | | Supply Voltage Side 2 | V <sub>CCO</sub> = 2.5V to 5V | 2.25 | 5.5 | V | | High level Input voltage | <u>'</u> | 0.7 x V <sub>CCI</sub> | V <sub>CCI</sub> | V | | Low level Input voltage | | 0 | 0.3 x V <sub>CCI</sub> | V | | High level output current | V <sub>CCO</sub> = 5V | -4 | | mA | | | V <sub>CCO</sub> = 3.3V | -2 | | mA | | | V <sub>CCO</sub> = 2.5V | -1 | | mA | | | V <sub>CCO</sub> = 1.8V | -1 | | mA | | | V <sub>CCO</sub> = 5V | | 4 | mA | | Lavelaval autovit avonant | V <sub>CCO</sub> = 3.3V | | 2 | mA | | Low level output current | V <sub>CCO</sub> = 2.5V | | 1 | mA | | | V <sub>CCO</sub> = 1.8V | | 1 | mA | | Data Rate | | 0 | 4 | Mbps | | Ambient temperature | | -55 | 125 | °C | | | Supply Voltage Side 1 Supply Voltage Side 2 Supply Voltage Side 2 High level Input voltage Low level Input voltage High level output current Low level output current Data Rate | Supply Voltage Side 1 $V_{CCO} = 2.5V \text{ to } 5V$ Supply Voltage Side 2 $V_{CCO} = 1.8V$ Supply Voltage Side 2 $V_{CCO} = 2.5V \text{ to } 5V$ High level Input voltage $Low \text{ level Input voltage}$ $High \text{ level output current}$ $\frac{V_{CCO} = 5V}{V_{CCO} = 3.3V}$ $\frac{V_{CCO} = 2.5V}{V_{CCO} = 1.8V}$ $V_{CCO} = 5V$ $\frac{V_{CCO} = 3.3V}{V_{CCO} = 3.3V}$ $\frac{V_{CCO} = 5V}{V_{CCO} = 1.8V}$ Data Rate | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $<sup>\</sup>begin{array}{ll} \text{(1)} & V_{CC1} \text{ and } V_{CC2} \text{ can be set independent of one another} \\ \text{(2)} & V_{CCI} = \text{Input-side } V_{CC}; V_{CCO} = \text{Output-side } V_{CC} \\ \end{array}$ ## **6.4 Thermal Information** | | | ISO7021 | | |------------------------|----------------------------------------------|----------|------| | | THERMAL METRIC(1) | D (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 94.3 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 28.6 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 43.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 42.9 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## **6.5 Power Ratings** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|------| | $P_{D}$ | Maximum power dissipation (both sides) | V <sub>CC1</sub> = V <sub>CC2</sub> = 5.5V, T <sub>J</sub> = 150°C, C <sub>J</sub> | | | 8.4 | mW | | P <sub>D1</sub> | | = 15pF, Input a 2MHz 50% duty cycle | | | 4.2 | mW | | P <sub>D2</sub> | Maximum power dissipation (side-2) | square wave | | | 4.2 | mW | Copyright © 2024 Texas Instruments Incorporated ### 6.6 Insulation Specifications | PARAMETER | | TEST CONDITIONS | SPECIFIC ATIONS | UNIT | | |-------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|--| | | | | 8-D | | | | IEC 6066 | 4-1 | | | | | | CLR | External clearance <sup>(1)</sup> | Side 1 to side 2 distance through air | 4 | mm | | | CPG | External creepage <sup>(1)</sup> | Side 1 to side 2 distance across package surface | 4 | mm | | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | >17 | μm | | | CTI | Comparative tracking index | IEC 60112; UL 746A | >600 | V | | | | Material Group | According to IEC 60664-1 | I | | | | | 0 11 1 | Rated mains voltage ≤ 150V <sub>RMS</sub> | I-IV | | | | | Overvoltage category | Rated mains voltage ≤ 300V <sub>RMS</sub> | 1-111 | | | | DIN EN II | EC 60747-17 (VDE 0884-17) | | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 566 | V <sub>PK</sub> | | | $V_{IOWM}$ | Maximum isolation working voltage | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test; | 400 | $V_{RMS}$ | | | 1011111 | | DC voltage | 566 | V <sub>DC</sub> | | | V <sub>IOTM</sub> | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification); $V_{TEST} = 1.2$<br>× $V_{IOTM}$ , t = 1s (100% production) | 4242 | $V_{PK}$ | | | V <sub>IMP</sub> | Maximum impulse voltage <sup>(2)</sup> | Tested in air, 1.2/50µs waveform per IEC 62368-1 | 5000 | V <sub>PK</sub> | | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | V <sub>IOSM</sub> ≥ 1.3 x V <sub>IMP</sub> ; Tested in oil (qualification test), 1.2/50µs waveform per IEC 62368-1 | 10000 | $V_{PK}$ | | | | | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60s; $V_{pd(m)}$ = 1.2 × $V_{IORM}$ , $t_m$ = 10s | ≤ 5 | | | | $q_{pd}$ | Apparent charge <sup>(4)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10s$ | ≤ 5 | рС | | | | | Method b: At routine test (100% production); $V_{ini} = 1.2 \text{ x } V_{IOTM}, t_{ini} = 1\text{ s}; \\ V_{pd(m)} = 1.875 \text{ x } V_{IORM}, t_{m} = 1\text{ s (method b1) or } \\ V_{pd(m)} = V_{ini}, t_{m} = t_{ini} \text{ (method b2)}$ | ≤ 5 | | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO} = 0.4 \times \sin(2\pi ft)$ , f = 1MHz | 1 | pF | | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | | R <sub>IO</sub> | Insulation resistance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 150°C | > 10 <sup>11</sup> | Ω | | | | | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | | Pollution degree | | 2 | | | | | Climatic category | | 55/125/<br>21 | | | | UL 1577 | | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60s (qualification); $V_{TEST} = 1.2$<br>× $V_{ISO}$ , t = 1s (100% production) | 3000 | $V_{RMS}$ | | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. - (2) Testing is carried out in air to determine the surge immunity of the package. - (3) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 6.7 Safety-Related Certifications | VDE | CSA | UL | CQC | TUV | IECEx / ATEX | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Certified according to<br>DIN EN IEC 60747-17<br>(VDE 0884-17) | Certified according to IEC 62368-1 and IEC 61010-1 | Recognized under UL<br>1577<br>Component<br>Recognition Program | Certified according to GB 4943.1 | Certified according to<br>EN 62368-1 and EN<br>61010-1 | Certified for use in intrinsic safety (IS) to IS applications under ATEX and IECEx. | | Maximum transient isolation voltage, 4242V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 566V <sub>PK</sub> ; Maximum surge isolation voltage, 10000V <sub>PK</sub> | 3000V <sub>RMS</sub> insulation rating;<br>400V <sub>RMS</sub> basic insulation working voltage per CSA 62368-1 and IEC 62368-1; 300V <sub>RMS</sub> basic insulation working voltage per CSA 61010-1 and IEC 61010-1 | Single protection,<br>3000V <sub>RMS</sub> | Basic insulation,<br>Altitude ≤ 5000m,<br>Tropical Climate,<br>250V <sub>RMS</sub> maximum<br>working voltage | 3000V <sub>RMS</sub> insulation<br>per EN 62368-1 up to<br>basic working voltage<br>of 400V <sub>RMS</sub> and EN<br>61010-1 up to basic<br>working voltage of<br>300V <sub>RMS</sub> | ATEX: EN<br>IEC60079-0:2018 and<br>EN 60079-11:2012<br>IECEx:IEC<br>60079-0:2017 (7th<br>Ed) and<br>IEC60079-11:2011<br>(6th Ed)<br>Markings: II 1G Ex ia<br>IIC Ga<br>See the Section 9.1.2 | | Certificate number: 40040142 | Master contract<br>number: 220991 | File number: E181974 | Certificate number:<br>CQC21001305151 | Client ID number:<br>77311 | IECEx certificate: IECEx CSA 20.012U ATEX certificate: CSANe 20ATEX2090U | ## 6.8 Safety Limiting Values Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|------| | D-8 PACKAGE | | | | | | | | | | R <sub>θJA</sub> = 94.3°C/W, V <sub>I</sub> = 5.5V, T <sub>J</sub> = 150°C,<br>T <sub>A</sub> = 25°C | | | 241 | mA | | | Sofoti input output or output ourrent | $R_{\theta JA} = 94.3$ °C/W, $V_I = 3.6$ V, $T_J = 150$ °C, $T_A = 25$ °C | | | 368 | A | | I <sub>S</sub> | Safety input, output, or supply current | R <sub>θJA</sub> = 94.3°C/W, V <sub>I</sub> = 2.75V, T <sub>J</sub> = 150°C,<br>T <sub>A</sub> = 25°C | | | 482 | mA | | | | R <sub>θJA</sub> = 94.3°C/W, V <sub>I</sub> = 1.89V, T <sub>J</sub> = 150°C,<br>T <sub>A</sub> = 25°C | | | 701 | mA | | Ps | Safety input, output, or total power | R <sub>0JA</sub> = 94.3°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 1325 | mW | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | <sup>(1)</sup> The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> must not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, R<sub>0,JA</sub>, in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. ## 6.9 Electrical Characteristics 5V Supply over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP MA | X UNIT | |----------------------|------------------------------------|--------------------------------------------------------------------|------------------------|--------------------------|--------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | 0.7 x V <sub>CCI</sub> ( | 1) V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -4mA | V <sub>CCO</sub> - 0.4 | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4mA | | 0. | 4 V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 1 µA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0V at INx | -1 | | μA | | CMTI | Common mode transient immunity | $V_I = V_{CC}$ or 0V, $V_{CM} = 1200V$ | 50 | 100 | kV/μs | | C <sub>i</sub> | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 5V$ | | 2 | pF | - $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ Measured from input pin to same side ground. ## 6.10 Supply Current Characteristics 5V Supply over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | ISO7021 | | | | | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0V (ISO7021 | I <sub>CC1</sub> | 5.9 | 11.8 | μA | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 5.9 | 11.8 | μA | | signal | V <sub>I</sub> = 0V (ISO7021); V <sub>I</sub> = V <sub>CC1</sub> (ISO7021 | I <sub>CC1</sub> | 6.5 | 11.9 | μA | | | with F suffix) | I <sub>CC2</sub> | 6.5 | 11.9 | μA | | | 10kbps, No Load | I <sub>CC1</sub> | 7.2 | 12.2 | μA | | | Tornha' ing road | I <sub>CC2</sub> | 7.2 | 12.2 | μA | | Supply current - AC | 100kbps, No Load | I <sub>CC1</sub> | 15.9 | 27.7 | μA | | signal | TOOKDPS, NO LOAU | I <sub>CC2</sub> | 15.9 | 27.7 | μA | | | 1Mbps, No Load | I <sub>CC1</sub> | 129.0 | 175.0 | μA | | | Tivibps, No Load | I <sub>CC2</sub> | 129.0 | 175.0 | μA | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0V$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.9 | 11.4 | μΑ | | Total Supply Current | $V_I$ = 0V (ISO7021); $V_I$ = $V_{CC1}$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 6.5 | 11.8 | μΑ | | Per Channel | 10kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 7.2 | 12.2 | μA | | | 100kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 15.9 | 27.8 | μA | | | 1Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 129.0 | 175.0 | μΑ | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 6.11 Electrical Characteristics 3.3V Supply over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP M | AX UNIT | |----------------------|------------------------------------|----------------------------------------------------------------------|------------------------|-----------------------|---------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | 0.7 x V <sub>CC</sub> | (1) V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -2mA | V <sub>CCO</sub> - 0.3 | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2mA | | | 0.3 V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 1 µA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0V at INx | -1 | | μA | | СМТІ | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V | 50 | 100 | kV/μs | | Ci | Input Capacitance <sup>(2)</sup> | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 3.3V$ | | 2 | pF | $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ Measured from input pin to same side ground. ## **6.12 Supply Current Characteristics 3.3V Supply** over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | ISO7021 | | | | | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0V (ISO7021 | I <sub>CC1</sub> | 4.8 | 7.8 | μΑ | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 4.8 | 7.8 | μΑ | | signal | V <sub>I</sub> = 0V (ISO7021); V <sub>I</sub> = V <sub>CC1</sub> (ISO7021 | I <sub>CC1</sub> | 5.2 | 8.4 | μΑ | | | with F suffix) | I <sub>CC2</sub> | 5.2 | 8.4 | μΑ | | | 10kbps, No Load | I <sub>CC1</sub> | 5.7 | 8.8 | μΑ | | | TORDPS, NO LOAU | I <sub>CC2</sub> | 5.7 | 8.8 | μΑ | | Supply current - AC | 100kbps, No Load | I <sub>CC1</sub> | 15.0 | 23.0 | μΑ | | signal | Tookbps, No Load | I <sub>CC2</sub> | 15.0 | 23.0 | μΑ | | | 1Mbps, No Load | I <sub>CC1</sub> | 120.0 | 153.0 | μΑ | | | Tivibps, No Load | I <sub>CC2</sub> | 120.0 | 155.0 | μΑ | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0V$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 4.8 | 7.8 | μΑ | | Total Supply Current | $V_I$ = 0V (ISO7021); $V_I$ = $V_{CC1}$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.2 | 8.4 | μΑ | | Per Channel | 10kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.7 | 8.8 | μΑ | | | 100kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 15.0 | 23.0 | μΑ | | | 1Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 120.0 | 153.0 | μA | ## 6.13 Electrical Characteristics 2.5V Supply over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|----------------------------------------------------------------------|------------------------|-----|---------------------------------------|-------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -1mA | V <sub>CCO</sub> - 0.2 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 1mA | | | 0.2 | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 1 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0V at INx | -1 | | | μA | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V | 50 | 100 | | kV/µs | | C <sub>i</sub> | Input Capacitance <sup>(2)</sup> | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 2.5V$ | | 2 | | pF | - $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ Measured from input pin to same side ground. (1) ## 6.14 Supply Current Characteristics 2.5V Supply over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | ISO7021 | | | | | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0V (ISO7021 | I <sub>CC1</sub> | 4.4 | 6.9 | μΑ | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 4.3 | 6.9 | μΑ | | signal | V <sub>I</sub> = 0V (ISO7021); V <sub>I</sub> = V <sub>CC1</sub> (ISO7021 | I <sub>CC1</sub> | 4.8 | 7.4 | μΑ | | | with F suffix) | I <sub>CC2</sub> | 4.8 | 7.4 | μΑ | | | 10kbps, No Load | I <sub>CC1</sub> | 5.0 | 7.8 | μΑ | | | TORDPS, NO LOAU | I <sub>CC2</sub> | 5.0 | 7.8 | μΑ | | Supply current - AC | 100kbps, No Load | I <sub>CC1</sub> | 12.4 | 21.2 | μΑ | | signal | Tookbps, No Load | I <sub>CC2</sub> | 12.4 | 21.2 | μΑ | | | 1Mbps, No Load | I <sub>CC1</sub> | 112.0 | 144.0 | μΑ | | | Tivibps, No Load | I <sub>CC2</sub> | 113.0 | 144.0 | μΑ | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0V$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 4.4 | 6.9 | μΑ | | Total Supply Current | $V_I$ = 0V (ISO7021); $V_I$ = $V_{CC1}$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 4.8 | 7.4 | μΑ | | Per Channel | 10kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 5.0 | 7.8 | μΑ | | | 100kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 12.4 | 21.2 | μΑ | | | 1Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 113.0 | 144.0 | μΑ | Product Folder Links: ISO7021 ## 6.15 Electrical Characteristics 1.8V Supply over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MA | X UNIT | |----------------------|------------------------------------|----------------------------------------------------------------------|------------------------|--------------------------|--------| | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | 0.7 x V <sub>CCI</sub> ( | 1) V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 x V <sub>CCI</sub> | | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -1mA | V <sub>CCO</sub> - 0.2 | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 1mA | | 0. | 2 V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 1 μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0V at INx | -1 | | μA | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V | 50 | 100 | kV/μs | | C <sub>i</sub> | Input Capacitance <sup>(2)</sup> | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 1.8V$ | | 2 | pF | $V_{\text{CCI}}$ = Input-side $V_{\text{CC}}$ ; $V_{\text{CCO}}$ = Output-side $V_{\text{CC}}$ Measured from input pin to same side ground. ## **6.16 Supply Current Characteristics 1.8V Supply** over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | SUPPLY CURRENT | MIN TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------------------|---------------------------------------------|---------|-------|------| | SO7021 | | | | | | | | V <sub>I</sub> = V <sub>CC1</sub> (ISO7021); V <sub>I</sub> = 0V (ISO7021 | I <sub>CC1</sub> | 3.4 | 5.7 | μA | | Supply current - DC | with F suffix) | I <sub>CC2</sub> | 3.4 | 5.7 | μA | | signal | V <sub>I</sub> = 0V (ISO7021); V <sub>I</sub> = V <sub>CC1</sub> (ISO7021 | I <sub>CC1</sub> | 3.8 | 6.2 | μA | | | with F suffix) | I <sub>CC2</sub> | 3.8 | 6.2 | μA | | | 10khps No Lood | I <sub>CC1</sub> | 4.1 | 6.7 | μA | | | 10kbps, No Load | I <sub>CC2</sub> | 4.1 | 6.7 | μA | | Supply current - AC | 100kbps, No Load | I <sub>CC1</sub> | 9.9 | 19.3 | μA | | signal | TOOKDPS, NO LOAD | I <sub>CC2</sub> | 9.9 | 19.3 | μA | | | 1Mbps, No Load | I <sub>CC1</sub> | 90.0 | 134.0 | μA | | | Tivibps, No Load | I <sub>CC2</sub> | 90.0 | 134.0 | μA | | | $V_I = V_{CC1}$ (ISO7021); $V_I = 0V$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 3.4 | 5.7 | μΑ | | Total Supply Current | $V_I$ = 0V (ISO7021); $V_I$ = $V_{CC1}$ (ISO7021 with F suffix) | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 3.8 | 6.2 | μΑ | | Per Channel | 10kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 3.9 | 6.7 | μA | | | 100kbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 9.9 | 19.3 | μA | | | 1Mbps, No Load | I <sub>CC1(ch)</sub> + I <sub>CC2(ch)</sub> | 90.0 | 134.0 | μA | # **6.17 Switching Characteristics** $V_{CC1}$ , $V_{CC2}$ = 1.71 V to 1.89 V or 2.25 V to 5.5 V (over recommended operating conditions unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|-------------------------------------------------|-------------------------------------------------|-----|-----|-----|-------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | See Figure 7-1 | | 140 | 165 | ns | | t <sub>P(dft)</sub> | Propagation delay drift | | | 15 | | ps/°C | | t <sub>UI</sub> | Minimum pulse width | See Figure 7-1 | 250 | | | ns | | PWD | Pulse width distortion | | | | 10 | ns | | t <sub>sk(o)</sub> | Channel to channel output skew time | | | | 10 | ns | | t <sub>sk(p-p)</sub> | Part to part skew time | | | | 70 | ns | | | Output signal rise time | V <sub>CC</sub> = 1.71V to 1.9V, See Figure 7-1 | | | 8 | ns | | L <sub>r</sub> | | V <sub>CC</sub> = 2.25V to 5.5V, See Figure 7-1 | | | 5 | ns | | | Output signal fall time | V <sub>CC</sub> = 1.71V to 1.9V, See Figure 7-1 | | | 8 | ns | | ι <sub>f</sub> | Output signal fall time | V <sub>CC</sub> = 2.25V to 5.5V, See Figure 7-1 | | | 5 | ns | | t <sub>DO</sub> | Default output delay time from input power loss | See Figure 7-2 | | 400 | 750 | μs | | t <sub>PU</sub> | Time from UVLO to valid output data | | 1 | | 5 | ms | | F <sub>R</sub> | Refresh rate | | 5 | 10 | | kbps | ### 7 Parameter Measurement Information - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 50kHz, 50% duty cycle, $t_r \leq$ 3ns, $t_f \leq$ 3ns, $Z_O = 50\Omega$ . At the input, a $50\Omega$ resistor is required to terminate Input Generator signal. The $50\Omega$ resistor is not needed in the actual application. - B. $C_L = 15$ pF and includes instrumentation and fixture capacitance within $\pm 20$ %. Figure 7-1. Switching Characteristics Test Circuit and Voltage Waveforms - A. $C_L = 15pF$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . - B. Power Supply Ramp Rate = 10mV/ns Figure 7-2. Default Output Delay Time Test Circuit and Voltage Waveforms A. C<sub>L</sub> = 15pF and includes instrumentation and fixture capacitance within ±20%. Figure 7-3. Common-Mode Transient Immunity Test Circuit ## 8 Detailed Description ### 8.1 Overview The ISO7021 device uses edge encoding of data with an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide isolation barrier. The transmitter uses a high frequency carrier signal to pass data across the barrier representing a signal edge transition. Using this method achieves very low power consumption and high immunity. The receiver demodulates the carrier signal after advanced signal conditioning and produces the output through a buffer stage. For low data rates, a refresh logic option is available to make sure the output state matches the input state. Advanced circuit techniques are used to maximize the CMTI performance and minimize the radiated emissions due to the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 8-2, shows a functional block diagram of a typical channel. ## 8.2 Functional Block Diagram Figure 8-1. Conceptual Block Diagram of a Digital Capacitive Isolator Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *ISO7021* Figure 8-2. Conceptual Block Diagram of a Digital Capacitive Isolator #### 8.3 Feature Description #### 8.3.1 Refresh The ISO7021 uses an edge based encoding scheme to transfer an input signal change across the isolation barrier versus sending across the DC state. The built in refresh function consistently validates that the DC output state of each isolator channel matches the DC input state. An internal watchdog timer monitors for activity on the individual inputs and transmits the logic state when there is no input signal transition for more than 100µs. This design verifies that the input and output state of the isolator always match. #### 8.3.2 Electromagnetic Compatibility (EMC) Considerations Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO70xx family of devices incorporates many chip-level design improvements for overall system robustness. Some of these improvements include: - Robust ESD protection cells for input and output signal pins and inter-chip bond pads. - Low-resistance connectivity of ESD cells to supply and ground pins. - Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events. - Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path. - PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs. - Reduced common mode currents across the isolation barrier by providing purely differential internal operation. The device has no issue being able to meet either CISPR 22 Class A and CISPR22 Class B standards in an unshielded environment. ### 8.4 Device Functional Modes Table 8-1 shows the functional modes for the device. **Table 8-1. Function Table** | V <sub>CCI</sub> <sup>(1)</sup> | V <sub>cco</sub> | INPUT<br>(INx) <sup>(3)</sup> | OUTPUT<br>(OUTx) | COMMENTS | |---------------------------------|------------------|-------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Н | Н | Normal Operation: | | PU | PU | L | L | A channel output assumes the logic state of the input. | | | | Х | | The channel output assumes the selected default option. | | PD | PU | х | Default | When $V_{CCI}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is $\mathit{High}$ for the device without the F suffix and $\mathit{Low}$ for device with the F suffix. When $V_{CCI}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. When $V_{CCI}$ transitions from powered-up to unpowered, channel output assumes the selected default state. | | X | PD | Х | Undetermined | When V <sub>CCO</sub> is unpowered, a channel output is undetermined and tri-state <sup>(2)</sup> . When V <sub>CCO</sub> transitions from unpowered to powered-up, a channel output assumes the selected default option. | - $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ ; PU = Powered up ( $V_{CC} \ge 1.54V$ ); PD = Powered down ( $V_{CC} \le 1.54V$ ); X = Irrelevant; H = High level; L = Low level; Z = High Impedance. - The outputs are in undetermined state when 1.54V < $V_{\rm CCI}$ , $V_{\rm CCO}$ < 1.54V. - A strongly driven input signal can weakly power the floating $V_{CC}$ through an internal protection diode and cause undetermined output. #### 8.4.1 Device I/O Schematics Figure 8-3. Device I/O Schematics Product Folder Links: ISO7021 ## 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The ISO7021 device is an ultra-low power digital isolator. The device uses single-ended CMOS-logic switching technology. The voltage range is from 1.71V to 1.89V and 2.25V to 5.5V for both supplies, $V_{CC1}$ and $V_{CC2}$ , and can be set irrespective of one another. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard. See *Isolated power and data interface for low-power applications reference design* TI Design for detailed information on designing the ISO70xx in low-power applications. #### 9.1.1 Insulation Lifetime Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; see Figure 9-1 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm) and a minimum insulation lifetime of 20 years. VDE standard also requires additional safety margin of 20% for working voltage and 50% for insulation lifetime which translates into minimum required life time of 30 years. Figure 9-2 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of these devices is 400V<sub>RMS</sub> with a lifetime of >100 years. Other factors, such as package size, pollution degree, material group, and so forth can further limit the working voltage of the component. The working voltage of the D-8 package is specified up to 400V<sub>RMS</sub>. At the lower working voltages, the corresponding insulation barrier life time is much longer. Figure 9-1. Test Setup for Insulation Lifetime Measurement Figure 9-2. Insulation Lifetime Projection Data ## 9.1.2 Intrinsic Safety The ISO7021 supports Intrinsically Safe (IS) to IS applications and carry IECEx and ATEX certifications. These devices do not currently support IS to non-IS galvanic isolation applications due to the minimum insulation thickness requirements of IEC 60079-11. #### 9.1.2.1 Schedule of Limitations These components are certified to comply with IEC 60079-0, Edition 7, IEC 60079-11, Edition 6, EN IEC60079-0:2018 and EN 60070-11:2012. When one of these components is used in an equipment, the component is to be soldered on a PCB inside a suitable enclosure and re-evaluated as an equipment. The operating temperature range of these components is -55°C to 85°C. The creepage and clearance distances across the isolating component have been evaluated, but the distance to other circuitry remain the responsibility of the user of the final equipment. This assembly is an isolating component between separate intrinsically safe circuits. The assembly must be connected to suitably certified intrinsically safe circuits considering the entity parameters and temperature ratings in the application scenario shown in Table 9-1. | | ranio o il minimo di alla romportatione di alla romportatione della dell | | | | | | | | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------|----------------------------------|--|--|--|--|--| | APPLICATION | ENTITY PARAMETERS<br>SIDE 1 | ENTITY PARAMETERS<br>SIDE 2 | AMBIENT TEMPERATURE RANGE | MAXIMUM COMPONENT<br>TEMPERATURE | | | | | | | | Ui = 50V | Ui = 50V | | | | | | | | | | Ii = 300mA | li = 300mA | | | | | | | | | IS to IS | Pi = 1.0W | Pi = 1.0W | -55°C to 85°C 183 | | | | | | | | | Li = 0H | Li = 0H | | | | | | | | | | Ci = 4pF | Ci = 4pF | | | | | | | | **Table 9-1. Entity Parameters and Temperature Ratings** ## 9.2 Typical Application Figure 9-3 shows the isolated UART. Figure 9-3. Isolated UART for a Temperature Field Transmitter ## 9.2.1 Design Requirements To design with these devices, use the parameters listed in Table 9-2. Table 9-2. Design Parameters | PARAMETER | VALUE | |--------------------------------------------------------|---------------------------------| | Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub> | 1.71V to 1.89V or 2.25V to 5.5V | | Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1µF | | Decoupling capacitor from V <sub>CC2</sub> and GND2 | 0.1µF | ## 9.2.2 Detailed Design Procedure Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the device only require two external bypass capacitors to operate. Figure 9-4. Typical ISO7021 Circuit Hook-up Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 9.2.3 Application Curves The following typical eye diagrams of the device indicates wide open eye at the maximum data rate of 4Mbps. Figure 9-5. Eye Diagram at 4Mbps PRBS 2<sup>16</sup> – 1, 1.8V and 25°C Figure 9-6. Eye Diagram at 4Mbps PRBS 2<sup>16</sup> - 1, 5V and 25°C ## 10 Power Supply Recommendations Put a $0.1\mu F$ bypass capacitor at the input and output supply pins ( $V_{CC1}$ and $V_{CC2}$ ) to make sure that operation is reliable at data rates and supply voltage. Put the capacitors as near to the supply pins as possible. If only one primary-side power supply is available in an application, use a transformer driver to help generate the isolated power for the secondary-side. Texas Instruments recommends the SN6501 device or SN6505A device. Refer to the SN6501 Transformer Driver for Isolated Power Supplies data sheet or SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet for detailed power supply design and transformer selection recommendations. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 11 Layout ## 11.1 Layout Guidelines A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 11-1). Layer stacking must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of the inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/in<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias. If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep the layers symmetrical. This makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. Refer to the *Digital Isolator Design Guide* for detailed layout recommendations. #### 11.1.1 PCB Material For digital circuit boards operating at less than 150Mbps, (or rise and fall times greater than 1ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics. ### 11.2 Layout Example Figure 11-1. Recommended Layer Stack ## 12 Device and Documentation Support ## **12.1 Documentation Support** #### 12.1.1 Related Documentation For related documentation see the following: - Texas Instruments, Digital Isolator Design Guide, application note - Texas Instruments, Isolation Glossary, application note - Texas Instruments, ADS1220 4-Channel, 2-kSPS, Low-Power, 24-Bit ADC with Integrated PGA and Reference, data sheet - Texas Instruments, ADS122U04 24-Bit, 4-Channel, 2-kSPS, Delta-Sigma ADC With UART Interface, data sheet - Texas Instruments, ADS124S0x Low-Power, Low-Noise, Highly Integrated, 6- and 12-Channel, 4-kSPS, 24-Bit, Delta-Sigma ADC with PGA and Voltage Reference, data sheet - Texas Instruments, Uniquely Efficient Isolated DC/DC Converter for Ultra-Low Power and Low-Power Applications, Design Guide - Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies, data sheet - Texas Instruments, SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies, data sheet - Texas Instruments, Isolated power and data interface for low-power applications reference design, Design Guide ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. Product Folder Links: ISO7021 ## 13 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision B (August 2020) to Revision C (May 2024) | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | • Updated the number format for tables, figures, and cross-references throughout the docume | ent 1 | | <ul> <li>Changed standard name from: "DIN VDE V 0884-11:2017-01" to: "DIN EN IEC 60747-17 (V</li> </ul> | DE 0884-17)" | | throughout the document | | | Deleted references to standard IEC/EN/CSA 60950-1 throughout the document | 1 | | <ul> <li>Added Maximum impulse voltage (V<sub>IMP</sub>) specification per DIN EN IEC 60747-17 (VDE 0884</li> </ul> | -17) <mark>6</mark> | | <ul> <li>Changed test conditions and values of Maximum surge isolation voltage (V<sub>IOSM</sub>) specificatio<br/>60747-17 (VDE 0884-17)</li> </ul> | <u>6</u> | | <ul> <li>Added clarification for method b test conditions of Apparent charge (qPD)</li> </ul> | 6 | | <ul> <li>Changed working voltage lifetime margin from 87.5% to 50%, minimum required insulation lifetime</li> </ul> | fetime from 37.5 | | years to 30 years in <i>Insulation Lifetime</i> per DIN EN IEC 60747-17 (VDE 0884-17) | 17 | | | | | Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17) | 17 | | Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17) | | | Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17) Changes from Revision A (October 2019) to Revision B (August 2020) | Page | | <ul> <li>Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17)</li> <li>Changes from Revision A (October 2019) to Revision B (August 2020)</li> <li>Updated front page by renaming the certifications, adding (planned) and including the comp</li> </ul> | Page<br>leted ATEX | | <ul> <li>Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17)</li> <li>Changes from Revision A (October 2019) to Revision B (August 2020)</li> <li>Updated front page by renaming the certifications, adding (planned) and including the comp certification</li> </ul> | Page<br>leted ATEX<br>1 | | <ul> <li>Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17)</li> <li>Changes from Revision A (October 2019) to Revision B (August 2020)</li> <li>Updated front page by renaming the certifications, adding (planned) and including the comp certification</li> <li>Added IECEx and ATEX to Safety-Related Certifications</li> </ul> | <b>Page</b><br>leted ATEX<br>1 | | <ul> <li>Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17)</li> <li>Changes from Revision A (October 2019) to Revision B (August 2020)</li> <li>Updated front page by renaming the certifications, adding (planned) and including the comp certification</li> <li>Added IECEx and ATEX to Safety-Related Certifications</li> <li>Added Section 9.1.2 section</li> </ul> | Page<br>leted ATEX1 | | <ul> <li>Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17)</li> <li>Changes from Revision A (October 2019) to Revision B (August 2020)</li> <li>Updated front page by renaming the certifications, adding (planned) and including the comp certification</li> <li>Added IECEx and ATEX to Safety-Related Certifications</li> </ul> | Page<br>leted ATEX1 | | <ul> <li>Updated Figure 9-2 per DIN EN IEC 60747-17 (VDE 0884-17)</li> <li>Changes from Revision A (October 2019) to Revision B (August 2020)</li> <li>Updated front page by renaming the certifications, adding (planned) and including the comp certification</li> <li>Added IECEx and ATEX to Safety-Related Certifications</li> <li>Added Section 9.1.2 section</li> </ul> | Page<br>leted ATEX1 | ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 10-May-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ISO7021D | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021 | Samples | | ISO7021DR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021 | Samples | | ISO7021FD | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021F | Samples | | ISO7021FDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 7021F | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM www.ti.com 10-May-2024 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 10-May-2024 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ISO7021DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO7021FDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 10-May-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------|--------------|-----------------|------|------|-------------|------------|-------------| | ISO7021DR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | | ISO7021FDR | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 38.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 10-May-2024 ## **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------|--------------|--------------|------|-----|--------|--------|--------|--------| | ISO7021D | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | | ISO7021FD | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated