#### **Sensitive Gate Triacs**

### **Silicon Bidirectional Thyristors**

Designed for use in solid state relays, MPU interface, TTL logic and any other light industrial or consumer application. Supplied in an inexpensive TO-92 package which is readily adaptable for use in automatic insertion equipment.

#### **Features**

- One-Piece, Injection-Molded Package
- Blocking Voltage to 600 Volts
- Sensitive Gate Triggering in Four Trigger Modes (Quadrants) for all possible Combinations of Trigger Sources, and especially for Circuits that Source Gate Drives
- All Diffused and Glassivated Junctions for Maximum Uniformity of Parameters and Reliability
- These are Pb-Free Devices\*

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                               | Symbol                                 | Value             | Unit             |  |
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------|------------------|--|
| Peak Repetitive Off-State Voltage (T <sub>J</sub> = -40 to +110°C) (Note 1) Sine Wave 50 to 60 Hz, Gate Open MAC97A4 MAC97A6 MAC97A8 | V <sub>DRM</sub> ,<br>V <sub>RRM</sub> | 200<br>400<br>600 | V                |  |
| On-State RMS Current<br>Full Cycle Sine Wave 50 to 60 Hz<br>$(T_C = +50$ °C)                                                         | I <sub>T(RMS)</sub>                    | 0.6               | Α                |  |
| Peak Non-Repetitive Surge Current<br>One Full Cycle, Sine Wave 60 Hz<br>(T <sub>C</sub> = 110°C)                                     | I <sub>TSM</sub>                       | 8.0               | А                |  |
| Circuit Fusing Considerations (t = 8.3 ms)                                                                                           | I <sup>2</sup> t                       | 0.26              | A <sup>2</sup> s |  |
| Peak Gate Voltage<br>(t $\leq$ 2.0 $\mu$ s, T <sub>C</sub> = +80°C)                                                                  | $V_{GM}$                               | 5.0               | V                |  |
| Peak Gate Power<br>(t $\leq$ 2.0 $\mu$ s, T <sub>C</sub> = +80°C)                                                                    | P <sub>GM</sub>                        | 5.0               | W                |  |
| Average Gate Power $(T_C = 80^{\circ}C, t \le 8.3 \text{ ms})$                                                                       | P <sub>G(AV)</sub>                     | 0.1               | W                |  |
| Peak Gate Current<br>(t $\leq$ 2.0 $\mu$ s, T <sub>C</sub> = +80°C)                                                                  | I <sub>GM</sub>                        | 1.0               | Α                |  |
| Operating Junction Temperature Range                                                                                                 | T <sub>J</sub>                         | -40 to +110       | °C               |  |
| Storage Temperature Range                                                                                                            | T <sub>stg</sub>                       | -40 to +150       | °C               |  |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

 V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.



#### ON Semiconductor®

http://onsemi.com

# TRIACS 0.8 AMPERE RMS 200 thru 600 VOLTS





MAC97Ax = Device Code x = 4, 6, or 8 A = Assembly Location

Y = Year WW = Work Week • Pb-Free Package

(Note: Microdot may be in either location)

| PIN ASSIGNMENT |                 |  |
|----------------|-----------------|--|
| 1              | Main Terminal 1 |  |
| 2              | Gate            |  |
| 3              | Main Terminal 2 |  |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### THERMAL CHARACTERISTICS

| Characteristic                                                 | Symbol         | Max | Unit |
|----------------------------------------------------------------|----------------|-----|------|
| Thermal Resistance, Junction-to-Case                           | $R_{	heta JC}$ | 75  | °C/W |
| Thermal Resistance, Junction-to-Ambient                        | $R_{	heta JA}$ | 200 | °C/W |
| Maximum Lead Temperature for Soldering Purposes for 10 Seconds | TL             | 260 | °C   |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted; Electricals apply in both directions)

| Characteristic                                                                                                                                                                                   | Symbol                                           | Min                                 | Тур         | Max               | Unit                     |                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------|-------------|-------------------|--------------------------|--------------------------|
| OFF CHARACTERISTICS                                                                                                                                                                              | Į.                                               |                                     | ·I          | I                 |                          |                          |
| Peak Repetitive Blocking Current (V <sub>D</sub> = Rated V <sub>DRM</sub> , V <sub>RRM</sub> ; Gate Open)                                                                                        | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = +110°C | I <sub>DRM</sub> , I <sub>RRM</sub> | _<br>_      | _<br>_            | 10<br>100                | μ <b>Α</b><br>μ <b>Α</b> |
| ON CHARACTERISTICS                                                                                                                                                                               |                                                  |                                     | •           |                   |                          |                          |
| Peak On–State Voltage ( $I_{TM} = \pm .85$ A Peak; Pulse Width $\leq 2.0$ ms, Duty Cycle $\leq 2.0\%$ )                                                                                          |                                                  | $V_{TM}$                            | -           | -                 | 1.9                      | V                        |
| Gate Trigger Current (Continuous dc) $ \begin{aligned} &(V_D=12\ Vdc,\ R_L=100\ \Omega)\\ &MT2(+),\ G(+)\\ &MT2(+),\ G(-)\\ &MT2(-),\ G(-)\\ &MT2(-),\ G(+) \end{aligned} $                      |                                                  | <sup>I</sup> вт                     |             |                   | 5.0<br>5.0<br>5.0<br>7.0 | mA                       |
| Gate Trigger Voltage (Continuous dc) $ (V_D=12\ Vdc,\ R_L=100\ \Omega) $ $ MT2(+),\ G(+)\ All\ Types $ $ MT2(+),\ G(-)\ All\ Types $ $ MT2(-),\ G(-)\ All\ Types $ $ MT2(-),\ G(+)\ All\ Types $ |                                                  | V <sub>GT</sub>                     | -<br>-<br>- | .66<br>.77<br>.84 | 2.0<br>2.0<br>2.0<br>2.5 | V                        |
| Gate Non–Trigger Voltage ( $V_D$ = 12 V, $R_L$ = 100 $\Omega$ , $T_J$ = 110°C) All Four Quadrants                                                                                                |                                                  | $V_{GD}$                            | 0.1         | -                 | -                        | V                        |
| Holding Current<br>(V <sub>D</sub> = 12 Vdc, Initiating Current = 200 mA, Gate Open)                                                                                                             |                                                  | I <sub>H</sub>                      | _           | 1.5               | 10                       | mA                       |
| Turn-On Time $(V_D = Rated V_{DRM}, I_{TM} = 1.0 A pk, I_G = 25 mA)$                                                                                                                             |                                                  | t <sub>gt</sub>                     | -           | 2.0               | -                        | μs                       |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                          | •                                                |                                     |             | •                 | •                        |                          |
| Critical Rate-of-Rise of Commutation Voltage ( $V_D$ = Rated $V_{DRM}$ , $I_{TM}$ = .84 A, Commutating di/dt = .3 A/ms, Gate Unenergized, $T_C$ = 50°C)                                          |                                                  | dV/dt(c)                            | -           | 5.0               | _                        | V/μs                     |
| Critical Rate of Rise of Off–State Voltage $(V_D=Rated\ V_{DRM},\ T_C=110^{\circ}C,\ Gate\ Open,\ Exponential\ Waveform$                                                                         |                                                  | dv/dt                               | -           | 25                | _                        | V/μs                     |

## Voltage Current Characteristic of Triacs (Bidirectional Device)

| Symbol           | Parameter                                 |
|------------------|-------------------------------------------|
| V <sub>DRM</sub> | Peak Repetitive Forward Off State Voltage |
| I <sub>DRM</sub> | Peak Forward Blocking Current             |
| V <sub>RRM</sub> | Peak Repetitive Reverse Off State Voltage |
| I <sub>RRM</sub> | Peak Reverse Blocking Current             |
| $V_{TM}$         | Maximum On State Voltage                  |
| IH               | Holding Current                           |



#### **Quadrant Definitions for a Triac**



All polarities are referenced to MT1.

With in-phase signals (using standard AC lines) quadrants I and III are used.





Figure 2. RMS Current Derating



Figure 1. RMS Current Derating

Figure 3. Power Dissipation



Figure 4. On-State Characteristics



10 TSM, PEAK SURGE CURRENT (AMPS) 5.0 3.0  $T_J = 110^{\circ}C$ 2.0 f = 60 Hz 1.0 1.0 2.0 3.0 10 30 50 100 5.0 NUMBER OF CYCLES

Figure 5. Transient Thermal Response

Figure 6. Maximum Allowable Surge Current





Figure 7. Typical Gate Trigger Current versus Junction Temperature

Figure 8. Typical Gate Trigger Voltage versus Junction Temperature





Figure 9. Typical Latching Current versus Junction Temperature

Figure 10. Typical Holding Current versus Junction Temperature



Note: Component values are for verification of rated (dv/dt)<sub>c</sub>. See AN1048 for additional information.

Figure 11. Simplified Test Circuit to Measure the Critical Rate of Rise of Commutating Voltage (dV/dt)<sub>c</sub>

#### **ORDERING & SHIPPING INFORMATION**

| U.S.         | Europe<br>Equivalent | Shipping                                         | Description of TO92 Tape Orientation               |
|--------------|----------------------|--------------------------------------------------|----------------------------------------------------|
|              | MAC97A6RL1G          | Radial Tape & Reel (2K/Reel)<br>(Pb-Free)        | Flat side of TO92 & adhesive tape visible          |
| MAC97A8RLRMG | MAC97A8RL1G          | Radial Tape & Reel (2K/Reel)<br>(Pb-Free)        | Flat side of TO92 & adhesive tape visible          |
| MAC97A4G     |                      | Bulk in Box (5K/Box)<br>(Pb-Free)                | N/A, Bulk                                          |
| MAC97A6G     |                      | Bulk in Box (5K/Box)<br>(Pb-Free)                | N/A, Bulk                                          |
| MAC97A8G     |                      | Bulk in Box (5K/Box)<br>(Pb-Free)                | N/A, Bulk                                          |
| MAC97A4RLRFG |                      | Radial Tape & Reel (2K/Reel)<br>(Pb-Free)        | Round side of TO92 & adhesive tape on reverse side |
| MAC97A4RLRPG |                      | Radial Tape & Reel (2K/Reel)<br>(Pb-Free)        | Round side of TO92 & adhesive tape on reverse side |
| MAC97A6RLRFG |                      | Radial Tape & Reel (2K/Reel)<br>(Pb-Free)        | Round side of TO92 & adhesive tape on reverse side |
| MAC97A6RLRPG |                      | Radial Tape & Reel (2K/Reel)<br>(Pb-Free)        | Round side of TO92 & adhesive tape on reverse side |
| MAC97A8RLRPG |                      | Radial Tape / Fan Fold Box (2K/Box)<br>(Pb-Free) | Round side of TO92 & adhesive tape visible         |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### TO-92 EIA RADIAL TAPE IN FAN FOLD BOX OR ON REEL



Figure 12. Device Positioning on Tape

|        |                                      | Specification     |         |       |      |
|--------|--------------------------------------|-------------------|---------|-------|------|
|        |                                      | Inches Millimeter |         | neter |      |
| Symbol | Item                                 | Min               | Max     | Min   | Max  |
| D      | Tape Feedhole Diameter               | 0.1496            | 0.1653  | 3.8   | 4.2  |
| D2     | Component Lead Thickness Dimension   | 0.015             | 0.020   | 0.38  | 0.51 |
| F1, F2 | Component Lead Pitch                 | 0.0945            | 0.110   | 2.4   | 2.8  |
| Н      | Bottom of Component to Seating Plane | .059              | 0.156   | 1.5   | 4.0  |
| H1     | Feedhole Location                    | 0.3346            | 0.3741  | 8.5   | 9.5  |
| H2A    | Deflection Left or Right             | 0                 | 0.039   | 0     | 1.0  |
| H2B    | Deflection Front or Rear             | 0                 | 0.051   | 0     | 1.0  |
| H4     | Feedhole to Bottom of Component      | 0.7086            | 0.768   | 18    | 19.5 |
| H5     | Feedhole to Seating Plane            | 0.610             | 0.649   | 15.5  | 16.5 |
| L      | Defective Unit Clipped Dimension     | 0.3346            | 0.433   | 8.5   | 11   |
| L1     | Lead Wire Enclosure                  | 0.09842           | -       | 2.5   | -    |
| Р      | Feedhole Pitch                       | 0.4921            | 0.5079  | 12.5  | 12.9 |
| P1     | Feedhole Center to Center Lead       | 0.2342            | 0.2658  | 5.95  | 6.75 |
| P2     | First Lead Spacing Dimension         | 0.1397            | 0.1556  | 3.55  | 3.95 |
| Т      | Adhesive Tape Thickness              | 0.06              | 0.08    | 0.15  | 0.20 |
| T1     | Overall Taped Package Thickness      | -                 | 0.0567  | -     | 1.44 |
| T2     | Carrier Strip Thickness              | 0.014             | 0.027   | 0.35  | 0.65 |
| W      | Carrier Strip Width                  | 0.6889            | 0.7481  | 17.5  | 19   |
| W1     | Adhesive Tape Width                  | 0.2165            | 0.2841  | 5.5   | 6.3  |
| W2     | Adhesive Tape Position               | 0.0059            | 0.01968 | 0.15  | 0.5  |

#### NOTES:

- 2. Maximum alignment deviation between leads not to be greater than 0.2 mm.
- 3. Defective components shall be clipped from the carrier tape such that the remaining protrusion (L) does not exceed a maximum of 11 mm.
- 4. Component lead to tape adhesion must meet the pull test requirements.
- 5. Maximum non-cumulative variation between tape feed holes shall not exceed 1 mm in 20 pitches.
- 6. Holddown tape not to extend beyond the edge(s) of carrier tape and there shall be no exposure of adhesive.
- 7. No more than 1 consecutive missing component is permitted.
- 8. A tape trailer and leader, having at least three feed holes is required before the first and after the last component.
- 9. Splices will not interfere with the sprocket feed holes.

#### PACKAGE DIMENSIONS

TO-92 (TO-226) CASE 29-11 ISSUE AM



STRAIGHT LEAD **BULK PACK** 



**BENT LEAD** 

**TAPE & REEL** AMMO PACK

#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. CONTROLLING DIMENSION: INCH.
- CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED.
- LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM.

|     | INC   | HES   | MILLIMETERS |       |  |
|-----|-------|-------|-------------|-------|--|
| DIM | MIN   | MAX   | MIN         | MAX   |  |
| Α   | 0.175 | 0.205 | 4.45        | 5.20  |  |
| В   | 0.170 | 0.210 | 4.32        | 5.33  |  |
| C   | 0.125 | 0.165 | 3.18        | 4.19  |  |
| D   | 0.016 | 0.021 | 0.407       | 0.533 |  |
| G   | 0.045 | 0.055 | 1.15        | 1.39  |  |
| Н   | 0.095 | 0.105 | 2.42        | 2.66  |  |
| J   | 0.015 | 0.020 | 0.39        | 0.50  |  |
| K   | 0.500 |       | 12.70       |       |  |
| L   | 0.250 |       | 6.35        |       |  |
| N   | 0.080 | 0.105 | 2.04        | 2.66  |  |
| P   |       | 0.100 |             | 2.54  |  |
| R   | 0.115 |       | 2.93        |       |  |
| ٧   | 0.135 |       | 3.43        |       |  |

#### STYLE 12:

PIN 1. MAIN TERMINAL 1

GATE

MAIN TERMINAL 2

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- CONTOUR OF PACKAGE BEYOND
- DIMENSION R IS UNCONTROLLED. LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 4.45        | 5.20 |  |
| В   | 4.32        | 5.33 |  |
| С   | 3.18        | 4.19 |  |
| D   | 0.40        | 0.54 |  |
| G   | 2.40        | 2.80 |  |
| J   | 0.39        | 0.50 |  |
| K   | 12.70       |      |  |
| N   | 2.04        | 2.66 |  |
| P   | 1.50        | 4.00 |  |
| R   | 2.93        |      |  |
| ٧   | 3.43        |      |  |





ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON Semiconductor and a are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other infellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, super shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

#### **ON Semiconductor:**

MAC97A4G MAC97A6G MAC97A6RL1G MAC97A6RLRFG MAC97A6RLRPG MAC97A8G MAC97A8RL1G MAC97A8RLRMG MAC97A8RLRPG