LMZ31710 SNVS987D -JULY 2013-REVISED APRIL 2019 # LMZ31710 10-A Power Module With 2.95-V to 17-V Input and Current Sharing in QFN Package ### **Features** - Complete integrated power solution - Small footprint, low-profile design - Pin compatible with LMZ31707 and LMZ31704 - 10 mm x 10 mm x 4.3 mm package - Efficiencies up to 95% - Eco-Mode™ and Light Load Efficiency (LLE) - Wide-output voltage adjust 0.6 V to 5.5 V, With 1% reference accuracy - Supports parallel operation for higher current - Optional split power rail allows input voltage down to 2.95 V - Adjustable switching frequency (200 kHz to 1.2 MHz) - Synchronizes to an external clock - Provides 180° out-of-phase clock signal - Adjustable slow start - Output voltage sequencing and tracking - Power-good output - Programmable Undervoltage Lockout (UVLO) - Overcurrent and overtemperature protection - Prebias output start-up - Operating temperature range: -40°C to +85°C - Enhanced thermal performance: 13.3°C/W - Meets EN55022 Class B emissions - integrated shielded inductor - Create a custom design using the LMZ31710 with the WEBENCH® Power Designer ### Applications - Broadband and communications infrastructure - Automated test and medical equipment - Compact PCI / PCI Express / PXI express - DSP and FPGA point-of-load applications ### 3 Description The LMZ31710 power module is an easy-to-use integrated power solution that combines a 10-A DC/DC converter with power MOSFETs, a shielded inductor, and passives into a low-profile QFN package. This total power solution allows as few as three external components and eliminates the loop compensation and magnetics part selection process. The 10 x 10 x 4.3 mm QFN package is easy to solder onto a printed circuit board and allows a compact point-of-load design. The device achieves greater than 95% efficiency and excellent power dissipation capability with a thermal impedance of 13.3°C/W. The LMZ31710 offers the flexibility and the feature set of a discrete point-of-load design and is ideal for powering a wide range of ICs and systems. Advanced packaging technology affords a robust and reliable power solution compatible with standard QFN mounting and testing techniques. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |-------------|----------|---------------------|--|--| | LMZ31710 | RVQ (42) | 10.00 mm × 10.00 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Simplified Application ### **Table of Contents** | 1 | Features 1 | 8 | Application and Implementation | 26 | |---|---------------------------------------------------------------------------------------|----|-----------------------------------------------------|---------------------| | 2 | Applications 1 | | 8.1 Application Information | 26 | | 3 | Description 1 | | 8.2 Typical Application | 26 | | 4 | Revision History2 | | 8.3 Additional Application Schematics | 27 | | 5 | Pin Configuration and Functions3 | 9 | Power Supply Recommendations | 28 | | 6 | Specifications5 | 10 | Layout | 29 | | • | 6.1 Absolute Maximum Ratings 5 | | 10.1 Layout Considerations | 29 | | | 6.2 ESD Ratings | | 10.2 Layout Examples | 29 | | | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support | 31 | | | 6.4 Thermal Information | | 11.1 Device Support | <b>3</b> 1 | | | 6.5 Electrical Characteristics | | 11.2 Documentation Support | 31 | | | 6.6 Typical Characteristics (P <sub>VIN</sub> = V <sub>IN</sub> = 12 V) | | 11.3 Receiving Notification of Documentation Update | es <mark>3</mark> 1 | | | 6.7 Typical Characteristics ( $P_{VIN} = V_{IN} = 5 \text{ V}$ ) | | 11.4 Community Resources | <b>3</b> 1 | | | 6.8 Typical Characteristics ( $P_{VIN} = 3.3 \text{ V}$ , $V_{IN} = 5 \text{ V}$ ) 10 | | 11.5 Trademarks | 32 | | 7 | Detailed Description | | 11.6 Electrostatic Discharge Caution | 32 | | • | 7.1 Overview | | 11.7 Glossary | 32 | | | 7.2 Functional Block Diagram | 12 | 3, 3, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, 4, | | | | 7.3 Feature Description | | Information | 32 | | | 7.4 Device Functional Modes | | 12.1 Tape and Reel Information | 32 | | | | | | | # 4 Revision History | Cr | nanges from Revision C (April 2018) to Revision D | Page | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Corrected TBD values in Synchronization Frequency vs Output Voltage Table | 23 | | Cł | nanges from Revision B (June 2017) to Revision C | Page | | • | Added WEBENCH® design links for the LMZ31710 | 1 | | • | Increased the peak reflow temperature and maximum number of reflows to JEDEC specifications for improved manufacturability. | 5 | | Cł | nanges from Revision A (July 2013) to Revision B | Page | | • | Changed Device Information and Pin Configuration and Functions sections, ESD Rating table, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections | 1 | | • | Added peak reflow and maximum number of reflows information | 5 | Submit Documentation Feedback ### 5 Pin Configuration and Functions 10 mm x 10 mm x 4.3 mm **Pin Functions** | PIN | | TVDE | DECCRIPTION | | | | | |------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | TYPE | DESCRIPTION | | | | | | | 2 | | Zero volt reference for the analog control circuit. These pins are not connected together internal to the | | | | | | AGND | 23 | - | device and must be connected to one another using an AGND plane of the PCB. These pins are associated with the internal analog ground (AGND) of the device. Keep AGND seperate from PGND, as a single connection is made internal to the device. See <i>Layout</i> . | | | | | | | 20 | | | | | | | | | 21<br>ID 31 | | This is the return current path for the power stage of the device. Connect these pins to the load and to | | | | | | PGND | | - | the bypass capacitors associated with PVIN and VOUT. Keep PGND seperate from AGND, as a single | | | | | | | 32 | | connection is made internal to the device. | | | | | | | 33 | | | | | | | | VIN | 3 | I | Input bias voltage pin. Supplies the control circuitry of the power converter. Connect this pin to the input bias supply. Connect bypass capacitors between this pin and PGND. | | | | | ### Pin Functions (continued) | Р | IN | | | | | | | | |--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | TYPE | DESCRIPTION | | | | | | | | 1 | | | | | | | | | | 11 | | | | | | | | | PVIN | 12 | I | Input switching voltage. Supplies voltage to the power switches of the converter. Connect these pins to the input supply. Connect bypass capacitors between these pins and PGND. | | | | | | | | 39 | | the input supply. Connect bypass capacitors between these pins and FGND. | | | | | | | | 40 | | | | | | | | | | 34 | | | | | | | | | = | 35 | | | | | | | | | VOLIT | 36 | | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the | | | | | | | VOUT | 37 | output load and connect external bypass capacitors between these pins and PGND. | | | | | | | | <u> </u> | 38 | | | | | | | | | <u> </u> | 41 | | | | | | | | | | 10 | | | | | | | | | | 13 | | | | | | | | | | 14 | | | | | | | | | | 15 | 0 | Phase switch node. These pins must be connected to one another using a small copper island under | | | | | | | PH | 16 | | 0 | the device for thermal relief. Do not place any external component on these pins or tie them to a pin of | | | | | | | 17 | | another function. | | | | | | | | 18 | | | | | | | | | | 19 | | | | | | | | | | 42 | | | | | | | | | | 5 | | | | | | | | | DNC | 9 | - | Do Not Connect. Do not connect these pins to AGND, to another DNC pin, or to any other voltage These pins are connected to internal circuitry. Each pin must be soldered to an isolated pad. | | | | | | | | 24 | | ,, | | | | | | | ISHARE | 25 | 0 | Current share pin. Connect this pin to other LMZ31710 device's ISHARE pin when paralleling multple LMZ31710 devices. When unused, treat this pin as a Do Not Connect (DNC) and leave it isolated from all other signals or ground. | | | | | | | OCP_SEL | 4 | 1 | Over current protection select pin. Leave this pin open for hiccup mode operation. Connect this pin to AGND for cycle-by-cycle operation. See <i>Overcurrent Protection</i> for more details. | | | | | | | ILIM | 6 | ı | Current limit pin. Leave this pin open for full current limit threshold. Connect this pin to AGND to reduce the current limit threshold by appoximately 3 A. | | | | | | | SYNC_OU<br>T | 7 | 0 | Synchronization output pin. Provides a 180° out-of-phase clock signal. | | | | | | | PWRGD | 8 | 0 | Power Good flag pin. This open drain output asserts low if the output voltage is more than approximately ±6% out of regulation. A pull-up resistor is required. | | | | | | | RT/CLK | 22 | ı | This pin is connected to an internal frequency setting resistor which sets the default switching frequency. An external resistor can be connected from this pin to AGND to increase the frequency. This pin can also be used to synchronize to an external clock. | | | | | | | VADJ | 26 | 1 | Connecting a resistor between this pin and AGND sets the output voltage. | | | | | | | SENSE+ | 27 | 0 | Remote sense connection. This pin must be connected to VOUT at the load or at the device pins. Connect this pin to VOUT at the load for improved regulation. | | | | | | | | | Slow-start and tracking pin. Connecting an external capacitor to this pin adjusts the output voltage rise time. A voltage applied to this pin allows for tracking and sequencing control. | | | | | | | | STSEL | 29 | 1 | Slow-start or track feature select. Connect this pin to AGND to enable the internal SS capacitor. Leave this pin open to enable the TR feature. | | | | | | | INH/UVLO | 30 | I | Inhibit and UVLO adjust pin. Use an open drain or open collector logic device to ground this pin to control the INH function. A resistor divider between this pin, AGND, and PVIN/VIN sets the UVLO voltage. | | | | | | Submit Documentation Feedback Copyright © 2013–2019, Texas Instruments Incorporated ### 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |--------------------------------------------------------------------------------------|--------------------------------------------------------|------|--------------------|------| | | VIN, PVIN | -0.3 | 20 | V | | Input voltage | INH/UVLO, PWRGD, RT/CLK, SENSE+ | -0.3 | 6 | V | | Output voltage Source current Sink current Operating junction Storage temperature | ILIM, VADJ, SS/TR, STSEL, SYNC_OUT, ISHARE, OCP_SEL | -0.3 | 3 | V | | _ | PH | -1.0 | 20 | V | | Output voltage | PH 10ns Transient | -3.0 | 20 | V | | | VOUT | -0.3 | 10 | V | | Carrier arrest | RT/CLK, INH/UVLO | | ±100 | μΑ | | Source current | PH | | current limit | Α | | | PH | | current limit | Α | | Sink current | PVIN | | current limit | Α | | | PWRGD | -0.1 | 2 | mA | | Operating junction t | emperature | -40 | 125 <sup>(2)</sup> | °C | | Storage temperatur | e, T <sub>stg</sub> | -65 | 150 | °C | | Peak Reflow Case | Temperature (3) | | 245 <sup>(4)</sup> | °C | | Maximum Number | aximum Number of Reflows Allowed <sup>(3)</sup> | | | | | Mechanical shock | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted | | 1500 | 0 | | Mechanical vibratio | n Mil-STD-883D, Method 2007.2, 20-2000Hz | | 20 | G | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) See the temperature derating curves in the Typical Characteristics section for thermal information. - (3) For soldering specifications, refer to the Soldering Requirements for BQFN Packages application note. - (4) Devices with a date code prior to week 14 2018 (1814) have a peak reflow case temperature of 240°C with a maximum of one reflow. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1500 | ., | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |-------------------------------------------|------|---------|------| | Input switching voltage, PV <sub>IN</sub> | 2.95 | 17 | V | | Input bias voltage, V <sub>IN</sub> | 4.5 | 17 | V | | Output voltage, V <sub>OUT</sub> | 0.6 | 5.5 | V | | Switching frequency, $f_{SW}$ | 200 | 1200 | kHz | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | LMZ31710<br>RVQ (B3QFN)<br>42 PINS | UNIT | |-----------------|-----------------------------------------------------------|------------------------------------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 13.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance (3) | 1.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter <sup>(4)</sup> | 5.3 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application - The junction-to-ambient thermal resistance, R<sub>0,JA</sub>, applies to devices soldered directly to a 100 mm × 100 mm double-sided PCB with - 2 oz. copper and natural convection cooling. Additional airflow reduces R<sub>θ,JA</sub>. (3) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_J = \psi_{JT} \times Pdis + T_T$ ; where Pdis is the power dissipated in the device and $T_T$ is the temperature of the top of the device. - The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature, $T_J$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_J = \psi_{JB} \times Pdis + T_B$ ; where Pdis is the power dissipated in the device and $T_B$ is the temperature of the board 1 mm from the device. #### 6.5 **Electrical Characteristics** Over $-40^{\circ}$ C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 10 A, C<sub>IN</sub> = 0.1 $\mu$ F + 2 × 22 $\mu$ F ceramic + 100 $\mu$ F bulk, C<sub>OUT</sub> = 4 × 47 $\mu$ F ceramic (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------|---------------------|-------|----------------------|------------| | I <sub>OUT</sub> | Output current | T <sub>A</sub> = 85°C, natura | Il convection | 0 <sup>(1)</sup> | | 10 | Α | | V <sub>IN</sub> | Input bias voltage range | Over output curre | nt range | 4.5 | | 17 | V | | PV <sub>IN</sub> | Input switching voltage range | Over output curre | nt range | 2.95 <sup>(2)</sup> | | 17 <sup>(3)</sup> | V | | 1040 | | V <sub>IN</sub> Increasing | | | 4 | 4.5 | | | UVLO | V <sub>IN</sub> undervoltage lockout | V <sub>IN</sub> Decreasing | | 3.5 | 3.85 | | V | | V <sub>OUT(adj)</sub> | Output voltage adjust range | Over output curre | nt range | 0.6 | | 5.5 <sup>(4)</sup> | V | | | Set-point voltage tolerance | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = | 0 A | | | ±1% <sup>(5)</sup> | | | | Temperature variation $-40^{\circ}\text{C} \le T_{\text{A}} \le +85^{\circ}\text{C}, I_{\text{OUT}} = 0 \text{ A}$ | | | | ±0.2% | | | | $V_{OUT}$ | Line regulation | Over input voltage | Over input voltage range | | | | | | | Load regulation | Over output curre | Over output current range | | | | | | | Total output voltage variation | Includes set-point | t, line, load, and temperature variation | | | ±1.5% <sup>(5)</sup> | | | | | P <sub>VIN</sub> = V <sub>IN</sub> = 12 V<br>I <sub>O</sub> = 5 A | V <sub>OUT</sub> = 5 V, f <sub>SW</sub> = 1 MHz | | 93% | | • | | | | | V <sub>OUT</sub> = 3.3 V, f <sub>SW</sub> = 750 kHz | | 92% | | | | | | | V <sub>OUT</sub> = 2.5 V, f <sub>SW</sub> = 750 kHz | | 90% | | | | | | | V <sub>OUT</sub> = 1.8 V, f <sub>SW</sub> = 500 kHz | | 89% | | | | | | | V <sub>OUT</sub> = 1.2 V, f <sub>SW</sub> = 300 kHz | | 86% | | | | | | | $V_{OUT} = 0.9 \text{ V}, f_{SW} = 250 \text{ kHz}$ | | 84% | | | | η | Efficiency | | V <sub>OUT</sub> = 0.6 V, f <sub>SW</sub> = 200 kHz | | 81% | | | | | | $P_{VIN} = V_{IN} = 5 \text{ V}$ | $V_{OUT} = 3.3 \text{ V}, f_{SW} = 750 \text{ kHz}$ | | 94% | | | | | | I <sub>O</sub> = 5 A | $V_{OUT} = 2.5 \text{ V}, f_{SW} = 750 \text{ kHz}$ | | 93% | | | | | | | V <sub>OUT</sub> = 1.8 V, f <sub>SW</sub> = 500 kHz | | 92% | | | | | | | V <sub>OUT</sub> = 1.2 V, f <sub>SW</sub> = 300 kHz | | 89% | | | | | | | $V_{OUT} = 0.9 \text{ V}, f_{SW} = 250 \text{ kHz}$ | | 87% | | | | | | $V_{OUT} = 0.6 \text{ V}, f_{SW} = 200 \text{ kHz}$ | | | 83% | | | | | Output voltage ripple | 20 MHz bandwith | | | 14 | | $mV_{P-P}$ | | | Current limit threshold | ILIM pin open | | | 15 | | Α | | I <sub>LIM</sub> | Current limit tirleshold | ILIM pin to AGND | | | 12 | | Α | - See *Light Load Efficiency (LLE)* for more information for output voltages < 1.5 V. The minimum $P_{VIN}$ is 2.95 V or $(V_{OUT} + 0.7 \text{ V})$ , whichever is greater. See Table 7 for more details. The maximum $PV_{IN}$ voltage is 17 V or $(22 \times V_{OUT})$ , whichever is less. See Table 7 for more details. The maximum output voltage may be limited by the power dissipation. The maximum power dissipation of this device is 4.5 W. - The stated limit of the set-point voltage tolerance includes the tolerance of both the internal voltage reference and the internal adjustment resistor. The overall output voltage tolerance will be affected by the tolerance of the external R<sub>SET</sub> resistor. Submit Documentation Feedback Copyright © 2013-2019, Texas Instruments Incorporated ### **Electrical Characteristics (continued)** Over $-40^{\circ}$ C to 85°C free-air temperature, PV<sub>IN</sub> = V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 1.8 V, I<sub>OUT</sub> = 10 A, C<sub>IN</sub> = 0.1 $\mu$ F + 2 × 22 $\mu$ F ceramic + 100 $\mu$ F bulk, C<sub>OUT</sub> = 4 × 47 $\mu$ F ceramic (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------|-----------------------------|-----------------------------------|----------------------|-------------------|--------|---------------------|------|--| | | Transient reenenee | 1 A/µs load step from | Recovery time | | 100 | | μs | | | | Transient response | 25 to 75% I <sub>OUT(max)</sub> | VOUT over/undershoot | | 80 | | mV | | | V | labibit throopedd voltogo | Inhibit High Voltage | | 1.3 | | open <sup>(6)</sup> | V | | | $V_{INH}$ | Inhibit threshold voltage | Inhibit Low Voltage | | -0.3 | | 1.1 | V | | | - | INH Input current | V <sub>INH</sub> < 1.1 V | | | -1.15 | | μΑ | | | I <sub>INH</sub> | INH Hysteresis current | V <sub>INH</sub> > 1.3 V | | | -3.3 | | μΑ | | | I <sub>I(stby)</sub> | Input standby current | INH pin to AGND | INH pin to AGND | | 2 | 10 | μΑ | | | | | \/ riging | Good | | 95% | | | | | | DWDCD Throubolds | V <sub>OUT</sub> rising | Fault | | 108% | | | | | Power<br>Good | PWRGD Thresholds | PWRGD Inresnoids | \/ folling | Fault | | 91% | | | | | | V <sub>OUT</sub> falling | Good | | 104% | | | | | | PWRGD Low Voltage | I(PWRGD) = 0.5 mA | | | 0.3 | V | | | | $f_{\sf SW}$ | Switching frequency | $R_{RT} = 169 \text{ k}\Omega$ | | 400 | 500 | 600 | kHz | | | $f_{CLK}$ | Synchronization frequency | | | 200 | | 1200 | kHz | | | V <sub>CLK-H</sub> | CLK High-Level | CLK Control | | 2 | | 5.5 | V | | | V <sub>CLK-L</sub> | CLK Low-Level | CLK Control | - CLK Control | | | 0.5 | V | | | D <sub>CLK</sub> | CLK Duty Cycle | | | 20% | 50% | 80% | | | | | The arrest Objected account | Thermal shutdown | | | 175 | | °C | | | | Thermal Shutdown | Thermal shutdown hysteres | iis | | 10 | | °C | | | 0 | F | Ceramic | | 44 <sup>(7)</sup> | | | | | | C <sub>IN</sub> | External input capacitance | Non-ceramic | Non-ceramic | | 100(7) | | μF | | | | | V <sub>OUT</sub> = 0.6 V to 5.5 V | Ceramic | 47 <sup>(8)</sup> | 200 | 1500 | | | | $C_OUT$ | External output capacitance | V <sub>OUT</sub> = 0.6 V to 5.5 V | Non-ceramic | | 220(8) | 5000 <sup>(9)</sup> | μF | | | | | Equivalent series resistance | e (ESR) | | | 35 | mΩ | | - (6) Value when no voltage divider is present at the INH/UVLO pin. This pin has an internal pull-up. If it is left open, the device operates when input power is applied. A small, low-leakage MOSFET is recommended for control. Do not tie this pin to VIN. - (7) A minimum of 44 μF of external ceramic capacitance is required across the input (VIN and PVIN connected) for proper operation. An additional 100 μF of bulk capacitance is recommended. It is also recommended to place a 0.1 μF ceramic capacitor directly across the PVIN and PGND pins of the device. Locate the input capacitance close to the device. When operating with split VIN and PVIN rails, place 4.7 μF of ceramic capacitance directly at the VIN pin. See Table 4 for more details. - (8) The amount of required output capacitance varies depending on the output voltage (see Table 3). The amount of required capacitance must include at least 1 x 47 µF ceramic capacitor. Locate the capacitance close to the device. Adding additional capacitance close to the load improves the response of the regulator to load transients. See Table 3 and Table 4 more details. - (9) The maximum output capacitance of 5000 μF includes the combination of both ceramic and non-ceramic capacitors. It may be necessary to increase the slow-start time when turning on into the maximum capacitance. See the Slow Start (SS/TR) section for information on adjusting the slow-start time. ### 6.6 Typical Characteristics ( $P_{VIN} = V_{IN} = 12 \text{ V}$ ) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 5 and Figure 6. Submit Documentation Feedback Copyright © 2013–2019, Texas Instruments Incorporated ### 6.7 Typical Characteristics ( $P_{VIN} = V_{IN} = 5 \text{ V}$ ) The electrical characteristic data has been developed from actual products tested at $25^{\circ}$ C. This data is considered typical for the converter. Applies to Figure 7, Figure 8, and Figure 9. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a $100 \text{ mm} \times 100 \text{ mm}$ double-sided PCB with 2 oz. copper. Applies to Figure 11. Copyright © 2013–2019, Texas Instruments Incorporated Submit Documentation Feedback ### 6.8 Typical Characteristics ( $P_{VIN} = 3.3 \text{ V}, V_{IN} = 5 \text{ V}$ ) The electrical characteristic data has been developed from actual products tested at $25^{\circ}$ C. This data is considered typical for the converter. Applies to Figure 12, Figure 13, and Figure 14. The temperature derating curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to devices soldered directly to a 100 mm × 100 mm double-sided PCB with 2 oz. copper. Applies to Figure 16. Submit Documentation Feedback Copyright © 2013–2019, Texas Instruments Incorporated ### 7 Detailed Description #### 7.1 Overview The LMZ31710 is a full-featured 2.95 V to 17 V input, 10-A, synchronous step down converter with PWM, MOSFETs, inductor, and control circuitry integrated into a low-profile, overmolded package. This device enables small designs by integrating all but the input and output capacitors, while still leaving the ability to adjust key parameters to meet specific design requirements. The LMZ31710 provides a wide output voltage range of 0.6 V to 5.5 V. In most applications, a single external resistor is used to adjust the output voltage. The switching frequency is also adjustable by using an external resistor or a synchronization pulse to accommodate various input/output voltage conditions and to optimize efficiency. The device provides accurate voltage regulation for a variety of loads by using an internal voltage reference that is ±1% accurate over temperature. The INH/UVLO pin can be pulled low to put the device in standby mode to reduce input quiescent current. The input under-voltage lockout can be adjusted using a resistor divider on the IN/UVLO pin of the device. The device provides a power good signal to indicate when the output is within ±5% of its nominal voltage. The ability to parallel the LMZ31710 allows it to be used in higher current applications. Thermal shutdown and current limit features protect the device during an overload condition. Automatic pulse skip mode improves light-load efficiency. A 42-pin, QFN, package that includes exposed bottom pads provides a thermally enhanced solution for space-constrained applications. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 VIN and PVIN Input Voltage The LMZ31710 allows for a variety of applications by using the VIN and PVIN pins together or separately. The VIN voltage supplies the internal control circuits of the device. The PVIN voltage provides the input voltage to the power converter system. If tied together, the input voltage for the VIN pin and the PVIN pin can range from 4.5 V to 17 V. If using the VIN pin separately from the PVIN pin, the VIN pin must be greater than 4.5 V, and the PVIN pin can range from as low as 2.95 V to 17 V. When operating from a split rail, it is recommended to supply VIN from 5 V to 12 V, for best performance. A voltage divider connected to the INH/UVLO pin can adjust either input voltage UVLO appropriately. See *Programmable Undervoltage Lockout (UVLO)* for more information. #### 7.3.2 3.3-V PVIN Operation Applications operating from a PVIN of 3.3 V must provide at least 4.5 V for VIN. It is recommended to supply $V_{IN}$ from 5 V to 12 V, for best performance. See application note, SNVA692 for help creating 5 V from 3.3 V using a small, simple charge pump device. ### 7.3.3 Adjusting the Output Voltage (0.6 V to 5.5 V) The VADJ control sets the output voltage of the LMZ31710. The output voltage adjustment range of the LMZ31710 is from 0.6V to 5.5V. The adjustment method requires the addition of $R_{SET}$ , which sets the output voltage, the connection of SENSE+ to VOUT, and in some cases $R_{RT}$ which sets the switching frequency. The $R_{SET}$ resistor must be connected directly between the VADJ (pin 26) and AGND (pin 23). The SENSE+ pin (pin 27) must be connected to VOUT either at the load for improved regulation or at VOUT of the device. The $R_{RT}$ resistor must be connected directly between the RT/CLK (pin 22) and AGND (pin 23). Table 1 gives the standard external $R_{SET}$ resistor for a number of common bus voltages, along with the recommended $R_{RT}$ resistor for that output voltage. Table 1. Standard R<sub>SET</sub> Resistor Values for Common Output Voltages | RESISTORS | OUTPUT VOLTAGE V <sub>OUT</sub> (V) | | | | | | | |-----------------------|-------------------------------------|------|------|-------|-------|-------|-------| | | 0.9 | 1.0 | 1.2 | 1.8 | 2.5 | 3.3 | 5.0 | | R <sub>SET</sub> (kΩ) | 2.87 | 2.15 | 1.43 | 0.715 | 0.453 | 0.316 | 0.196 | | R <sub>RT</sub> (kΩ) | 1000 | 1000 | 487 | 169 | 90.9 | 90.9 | 63.4 | For other output voltages, the value of the required resistor can either be calculated using the following formula, or simply selected from the range of values given in Table 2. $$R_{SET} = \frac{1.43}{\left(\frac{V_{OUT}}{0.6}\right) - 1} (k\Omega)$$ (1) Table 2. Standard R<sub>SET</sub> Resistor Values | | Table 2. Standard NSET Nesistor Values | | | | | | | | | | | | | |----------------------|----------------------------------------|----------------------|-----------------------|----------------------|-----------------------|----------------------|-----------------------|--|--|--|--|--|--| | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | R <sub>RT</sub> (kΩ) | f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | R <sub>SET</sub> (kΩ) | R <sub>RT</sub> (kΩ) | f <sub>SW</sub> (kHz) | | | | | | | | 0.6 | open | OPEN | 200 | 3.1 | 0.348 | 90.9 | 750 | | | | | | | | 0.7 | 8.66 | OPEN | 200 | 3.2 | 0.332 | 90.9 | 750 | | | | | | | | 8.0 | 4.32 | OPEN | 200 | 3.3 | 0.316 | 90.9 | 750 | | | | | | | | 0.9 | 2.87 | 1000 | 250 | 3.4 | 0.309 | 90.9 | 750 | | | | | | | | 1.0 | 2.15 | 1000 | 250 | 3.5 | 0.294 | 90.9 | 750 | | | | | | | | 1.1 | 1.74 | 1000 | 250 | 3.6 | 0.287 | 90.9 | 750 | | | | | | | | 1.2 | 1.43 | 487 | 300 | 3.7 | 0.280 | 90.9 | 750 | | | | | | | | 1.3 | 1.24 | 487 | 300 | 3.8 | 0.267 | 90.9 | 750 | | | | | | | | 1.4 | 1.07 | 487 | 300 | 3.9 | 0.261 | 90.9 | 750 | | | | | | | | 1.5 | 0.953 | 487 | 300 | 4.0 | 0.255 | 90.9 | 750 | | | | | | | | 1.6 | 0.866 | 487 | 300 | 4.1 | 0.243 | 63.4 | 1000 | | | | | | | | 1.7 | 0.787 | 487 | 300 | 4.2 | 0.237 | 63.4 | 1000 | | | | | | | | 1.8 | 0.715 | 169 | 500 | 4.3 | 0.232 | 63.4 | 1000 | | | | | | | | 1.9 | 0.665 | 169 | 500 | 4.4 | 0.226 | 63.4 | 1000 | | | | | | | | 2.0 | 0.619 | 169 | 500 | 4.5 | 0.221 | 63.4 | 1000 | | | | | | | | 2.1 | 0.576 | 169 | 500 | 4.6 | 0.215 | 63.4 | 1000 | | | | | | | | 2.2 | 0.536 | 169 | 500 | 4.7 | 0.210 | 63.4 | 1000 | | | | | | | | 2.3 | 0.511 | 169 | 500 | 4.8 | 0.205 | 63.4 | 1000 | | | | | | | | 2.4 | 0.475 | 169 | 500 | 4.9 | 0.200 | 63.4 | 1000 | | | | | | | | 2.5 | 0.453 | 90.9 | 750 | 5.0 | 0.196 | 63.4 | 1000 | | | | | | | | 2.6 | 0.432 | 90.9 | 750 | 5.1 | 0.191 | 63.4 | 1000 | | | | | | | | 2.7 | 0.412 | 90.9 | 750 | 5.2 | 0.187 | 63.4 | 1000 | | | | | | | | 2.8 | 0.392 | 90.9 | 750 | 5.3 | 0.182 | 63.4 | 1000 | | | | | | | | 2.9 | 0.374 | 90.9 | 750 | 5.4 | 0.178 | 63.4 | 1000 | | | | | | | | 3.0 | 0.357 | 90.9 | 750 | 5.5 | 0.174 | 63.4 | 1000 | | | | | | | #### 7.3.4 Capacitor Recommendations For the LMZ31710 Power Supply #### 7.3.4.1 Capacitor Technologies #### 7.3.4.1.1 Electrolytic, Polymer-Electrolytic Capacitors When using electrolytic capacitors, high-quality, computer-grade electrolytic capacitors are recommended. Polymer-electrolytic type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo OS-CON capacitor series is suggested due to the lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Aluminum electrolytic capacitors provide adequate decoupling over the frequency range of 2 kHz to 150 kHz, and are suitable when ambient temperatures are above 0°C. #### 7.3.4.1.2 Ceramic Capacitors The performance of aluminum electrolytic capacitors is less effective than ceramic capacitors above 150 kHz. Multilayer ceramic capacitors have a low ESR and a resonant frequency higher than the bandwidth of the regulator. They can be used to reduce the reflected ripple current at the input as well as improve the transient response of the output. #### 7.3.4.1.3 Tantalum, Polymer-Tantalum Capacitors Polymer-tantalum type capacitors are recommended for applications where the ambient operating temperature is less than 0°C. The Sanyo POSCAP series and Kemet T530 capacitor series are recommended rather than many other tantalum types due to their lower ESR, higher rated surge, power dissipation, ripple current capability, and small package size. Tantalum capacitors that have no stated ESR or surge current rating are not recommended for power applications. #### 7.3.4.2 Input Capacitor The LMZ31710 requires a minimum input capacitance of 44 $\mu F$ of ceramic type. An additional 100 $\mu F$ of nonceramic capacitance is recommended for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. At worst case, when operating at 50% duty cycle and maximum load, the combined ripple current rating of the input capacitors must be at least 5 Arms. Table 4 includes a preferred list of capacitors by vendor. It is also recommended to place a 0.1 $\mu F$ ceramic capacitor directly across the PVIN and PGND pins of the device. When operating with split VIN and PVIN rails, place 4.7 $\mu F$ of ceramic capacitance directly at the VIN pin. ### 7.3.4.3 Output Capacitor The required output capacitance is determined by the output voltage of the LMZ31710. See Table 3 for the amount of required capacitance. The effects of temperature and capacitor voltage rating must be considered when selecting capacitors to meet the minimum required capacitance. The required output capacitance can be comprised of all ceramic capacitors, or a combination of ceramic and bulk capacitors. The required capacitance must include at least one 47 µF ceramic. When adding additional non-ceramic bulk capacitors, low-ESR devices like the ones recommended in Table 4 are required. The required capacitance above the minimum is determined by actual transient deviation requirements. See Table 5 for typical transient response values for several output voltage, input voltage and capacitance combinations. Table 4 includes a preferred list of capacitors by vendor. Table 3. Required Output Capacitance | V <sub>OUT</sub> RA | NGE (V) | MINIMUM REQUIRED C (V.E) | |---------------------|---------|----------------------------------------| | MIN | MAX | MINIMUM REQUIRED C <sub>OUT</sub> (μF) | | 0.6 | < 0.8 | 500 μF <sup>(1)</sup> | | 0.8 | < 1.2 | 300 μF <sup>(1)</sup> | | 1.2 | < 3.0 | 200 μF <sup>(1)</sup> | | 3.0 | < 4.0 | 100 μF <sup>(1)</sup> | | 4.0 | 5.5 | 47 μF ceramic | (1) Minimum required must include at least one 47 $\mu\text{F}$ ceramic capacitor. Table 4. Recommended Input/Output Capacitors (1) | | | | CAP | ACITOR CHARACTERIS | STICS | |-----------|--------|--------------------|---------------------------|---------------------|----------------------------| | VENDOR | SERIES | PART NUMBER | WORKING<br>VOLTAGE<br>(V) | CAPACITANCE<br>(µF) | ESR <sup>(2)</sup><br>(mΩ) | | Murata | X5R | GRM32ER61E226K | 25 | 22 | 2 | | TDK | X5R | C3225X5R0J107M | 6.3 | 100 | 2 | | TDK | X5R | C3225X5R0J476K | 6.3 | 47 | 2 | | Murata | X5R | GRM32ER60J107M | 6.3 | 100 | 2 | | Murata | X5R | GRM32ER60J476M | 6.3 | 47 | 2 | | Panasonic | EEH-ZA | EEH-ZA1E101XP | 25 | 100 | 30 | | Sanyo | POSCAP | 16TQC68M | 16 | 68 | 50 | | Kemet | T520 | T520V107M010ASE025 | 10 | 100 | 25 | | Sanyo | POSCAP | 10TPE220ML | 10 | 220 | 25 | | Sanyo | POSCAP | 6TPE100MI | 6.3 | 100 | 25 | | Sanyo | POSCAP | 2R5TPE220M7 | 2.5 | 220 | 7 | | Kemet | T530 | T530D227M006ATE006 | 6.3 | 220 | 6 | | Kemet | T530 | T530D337M006ATE010 | 6.3 | 330 | 10 | | Sanyo | POSCAP | 2TPF330M6 | 2.0 | 330 | 6 | | Sanyo | POSCAP | 6TPE330MFL | 6.3 | 330 | 15 | (1) Capacitor Supplier Verification, RoHS, Lead-free and Material Details Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. #### 7.3.5 Transient Response **Table 5. Output Voltage Transient Response** | | | C <sub>IN2</sub> = 100 µF POLYME | | VOLTAGE DEVIATION | ON (mV) | | |----------------------|---------------------|----------------------------------|------------------------|------------------------------|----------------------------|--------------------| | V <sub>OUT</sub> (V) | V <sub>IN</sub> (V) | C <sub>OUT1</sub> Ceramic | C <sub>OUT2</sub> BULK | 2.5 A LOAD STEP,<br>(1 A/μs) | 5 A LOAD STEP,<br>(1 A/µs) | RECOVERY TIME (µs) | | 0.0 | 5 | 500 μF | 220 µF | 25 | 60 | 100 | | 0.6 | 12 | 500 μF | 220 µF | 30 | 65 | 100 | | | 5 | 300 μF | 220 µF | 40 | 85 | 100 | | 0.0 | 5 | 300 μF | 470 µF | 35 | 70 | 110 | | 0.9 | 40 | 300 μF | 220 µF | 45 | 90 | 100 | | | 12 | 300 μF | 470 µF | 35 | 75 | 110 | | | 5 | 200 μF | 220 µF | 55 | 110 | 110 | | 4.0 | 5 | 200 μF | 470 µF | 45 | 90 | 110 | | 1.2 | 12 | 200 μF | 220 µF | 55 | 110 | 110 | | | 12 | 200 μF | 470 µF | 45 | 90 | 110 | | | _ | 200 μF | 220 µF | 70 | 140 | 130 | | 4.0 | 5 | 200 μF | 470 µF | 60 | 120 | 140 | | 1.8 | 40 | 200 μF | 220 μF | 70 | 145 | 140 | | | 12 | 200 µF | 470 µF | 55 | 120 | 150 | | 2.2 | 5 | 100 μF | 220 µF | 115 | 230 | 200 | | 3.3 | 12 | 100 μF | 220 µF | 120 | 240 | 200 | Maximum ESR at 100 kHz, 25°C. #### 7.3.5.1 Transient Response Waveforms Submit Documentation Feedback Copyright © 2013–2019, Texas Instruments Incorporated ### 7.3.6 Power Good (PWRGD) The PWRGD pin is an open drain output. Once the voltage on the SENSE+ pin is between 95% and 104% of the set voltage, the PWRGD pin pulldown is released, and the pin floats. The recommended pullup resistor value is between 10 k $\Omega$ and 100 k $\Omega$ to a voltage source that is 5.5 V or less. The PWRGD pin is in a defined state once VIN is greater than 1 V, but with reduced current sinking capability. The PWRGD pin achieves full current sinking capability once the VIN pin is above 4.5 V. The PWRGD pin is pulled low when the voltage on SENSE+ is lower than 91% or greater than 108% of the nominal set voltage. Also, the PWRGD pin is pulled low if the input UVLO or thermal shutdown is asserted, the INH pin is pulled low, or the SS/TR pin is below 1.4 V. #### 7.3.7 Light Load Efficiency (LLE) The LMZ31710 operates in pulse skip mode at light load currents to improve efficiency and decrease power dissipation by reducing switching and gate drive losses. These pulses may cause the output voltage to rise when there is no load to discharge the energy. For output voltages < 1.5 V, a minimum load is required. The amount of required load can be determined by Equation 2. In most cases the minimum current drawn by the load circuit will be enough to satisfy this load. Applications requiring a load resistor to meet the minimum load, the added power dissipation will be $\le 3.6 \text{ mW}$ . A single 0402 size resistor across VOUT and PGND can be used. $$I_{MIN} = 600 \,\mu\text{A} - \left(\frac{V_{OUT}}{1.43\text{k} + R_{SET}}\right) \,(A)$$ (2) When $V_{OUT} = 0.6 \text{ V}$ and $R_{SET} = OPEN$ , the minimum load current is 600 $\mu$ A. #### **7.3.8 SYNC OUT** The LMZ31710 provides a 180° out-of-phase clock signal for applications requiring synchronization. The SYNC\_OUT pin produces a 50% duty cycle clock signal that is the same frequency as the device's switching frequency, but is 180° out of phase. Operating two devices 180° out of phase reduces input and output voltage ripple. The SYNC\_OUT clock signal is compatible with other LMZ3 devices that have a CLK input. Submit Documentation Feedback #### 7.3.9 Parallel Operation Up to six LMZ31710 devices can be paralleled for increased output current. Multiple connections must be made between the paralleled devices and the component selection is slightly different than for a stand-alone LMZ31710 device. A typical LMZ31710 parallel schematic is shown in Figure 23. Refer to application note, SNVA695 for information and design help when paralleling multiple LMZ31710 devices. Additionally, an EVM featuring two LMZ31710 devices operating in parallel can be evaluated using the LMZ31710X2EVM. Figure 23. Typical LMZ31710 Parallel Schematic Submit Documentation Feedback #### 7.3.10 Power-Up Characteristics When configured as shown in the application circuit on page 1, the LMZ31710 produces a regulated output voltage following the application of a valid input voltage. During the power-up, internal soft-start circuitry slows the rate that the output voltage rises, thereby limiting the amount of in-rush current that can be drawn from the input source. Figure 24 shows the start-up waveforms for a LMZ31710, operating from a 5-V input (PVIN = VIN) and with the output voltage adjusted to 1.8 V. Figure 25 shows the start-up waveforms for a LMZ31710 starting up into a pre-biased output voltage. The waveforms were measured with a 5-A constant current load. #### 7.3.11 Pre-Biased Start-Up The LMZ31710 has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During pre-biased startup, the low-side MOSFET does not turn on until the high-side MOSFET has started switching. The high-side MOSFET does not start switching until the slow start voltage exceeds the voltage on the VADJ pin. Refer to Figure 25. #### 7.3.12 Remote Sense The SENSE+ pin must be connected to V<sub>OUT</sub> at the load, or at the device pins. Connecting the SENSE+ pin to $V_{OUT}$ at the load improves the load regulation performance of the device by allowing it to compensate for any I-R voltage drop between its output pins and the load. An I-R drop is caused by the high output current flowing through the small amount of pin and trace resistance. This must be limited to a maximum of 300 mV. ### NOTE The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the SENSE+ connection, they are effectively placed inside the regulation control loop, which can adversely affect the stability of the regulator. #### 7.3.13 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 175°C typically. The device reinitiates the power up sequence when the junction temperature drops below 165°C typically. #### 7.3.14 Output On/Off Inhibit (INH) The INH pin provides electrical on/off control of the device. Once the INH pin voltage exceeds the threshold voltage, the device starts operation. If the INH pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low quiescent current state. The INH pin has an internal pull-up current source, allowing the user to float the INH pin for enabling the device. If an application requires controlling the INH pin, use an open drain/collector device, or a suitable logic gate to interface with the pin. Using a voltage superviser to control the INH pin allows control of the turn-on and turn-off of the device as opposed to relying on the ramp up or down if the input voltage source. Figure 26 shows the typical application of the inhibit function. Turning Q1 on applies a low voltage to the inhibit control (INH) pin and disables the output of the supply, shown in Figure 27. If Q1 is turned off, the supply executes a soft-start power-up sequence, as shown in Figure 28. A regulated output voltage is produced within 2 ms. The waveforms were measured with a 5-A constant current load. Figure 26. Typical Inhibit Control Submit Documentation Feedback Copyright © 2013–2019, Texas Instruments Incorporated #### 7.3.15 Slow Start (SS/TR) Connecting the STSEL pin to AGND and leaving SS/TR pin open enables the internal SS capacitor with a slow start interval of approximately 1.2 ms. Adding additional capacitance between the SS pin and AGND increases the slow start time. Increasing the slow start time will reduce inrush current seen by the input source and reduce the current seen by the device when charging the output capacitors. To avoid the activation of current limit and ensure proper start-up, the SS capacitor may need to be increased when operating near the maximum output capacitance limit. Table 6 shows an additional SS capacitor connected to the SS/TR pin and the STSEL pin connected to AGND. See Table 6 below for SS capacitor values and timing interval. Figure 29. Slow-Start Capacitor (C<sub>SS</sub>) And STSEL Connection Table 6. Slow-Start Capacitor Values And Slow-Start Time | C <sub>SS</sub> (nF) | open | 3.3 | 4.7 | 10 | 15 | 22 | 33 | |----------------------|------|-----|-----|-----|-----|-----|-----| | SS Time (msec) | 1.2 | 2.1 | 2.5 | 3.8 | 5.1 | 7.0 | 9.8 | #### 7.3.16 Overcurrent Protection For protection against load faults, the LMZ31710 incorporates output overcurrent protection. The overcurrent protection mode can be selected using the OCP\_SEL pin. Leaving the OCP\_SEL pin open selects hiccup mode and connecting it to AGND selects cycle-by-cycle mode. In hiccup mode, applying a load that exceeds the regulator's overcurrent threshold causes the regulated output to shut down. Following shutdown, the module periodically attempts to recover by initiating a soft-start power-up as shown in Figure 30. This is described as a hiccup mode of operation, whereby the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced which reduces power dissipation. Once the fault is removed, the module automatically recovers and returns to normal operation as shown in Figure 31. In cycle-by-cycle mode, applying a load that exceeds the regulator's overcurrent threshold limits the output current and reduces the output voltage as shown in Figure 32. During this period, the current flowing into the fault remains high causing the power dissipation to stay high as well. Once the overcurrent condition is removed, the output voltage returns to the set-point voltage as shown in Figure 33. Submit Documentation Feedback Copyright © 2013–2019, Texas Instruments Incorporated #### 7.3.17 Synchronization (CLK) An internal phase locked loop (PLL) has been implemented to allow synchronization between 200 kHz and 1200 kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.5 V and higher than 2 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 34. Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by the RT resistor (R<sub>RT</sub>). Figure 34. RT/CLK Configuration The synchronization frequency must be selected based on the output voltages of the devices being synchronized. Table 7 shows the allowable frequencies for a given range of output voltages. For the most efficient solution, always synchronize to the lowest allowable frequency. For example, an application requires synchronizing three LMZ31710 devices with output voltages of 1 V, 1.2 V and 1.8 V, all powered from PVIN = 12 V. Table 7 shows that all three output voltages must be synchronized to 300 kHz. Table 7. Synchronization Frequency vs Output Voltage | SYNCHRONIZATION<br>FREQUENCY (kHz) | | = 12 V<br>ANGE (V) | | = 5 V<br>ANGE (V) | |------------------------------------|-----|--------------------|-----|-------------------| | TREGOLITOT (MIL) | MIN | MAX | MIN | MAX | | 200 | 0.6 | 1.3 | 0.6 | 1.5 | | 300 | 0.8 | 2.0 | 0.6 | 4.3 | | 400 | 1.1 | 2.5 | 0.6 | 4.3 | | 500 | 1.4 | 3.4 | 0.6 | 4.3 | | 600 | 1.6 | 5.0 | 0.7 | 4.3 | | 700 | 1.9 | 5.5 | 0.8 | 4.3 | | 800 | 2.1 | 5.5 | 0.9 | 4.3 | | 900 | 2.4 | 5.5 | 1.0 | 4.3 | | 1000 | 2.7 | 5.5 | 1.1 | 4.3 | | 1100 | 2.9 | 5.5 | 1.3 | 4.3 | | 1200 | 3.2 | 5.5 | 1.4 | 4.3 | #### 7.3.18 Sequencing (SS/TR) Many of the common power supply sequencing methods can be implemented using the SS/TR, INH and PWRGD pins. The sequential method is illustrated in Figure 35 using two LMZ31710 devices. The PWRGD pin of the first device is coupled to the INH pin of the second device which enables the second power supply once the primary supply reaches regulation. Figure 36 shows sequential turn-on waveforms of two LMZ31710 devices. Simultaneous power supply sequencing can be implemented by connecting the resistor network of R1 and R2 shown in Figure 37 to the output of the power supply that needs to be tracked or to another voltage reference source. The tracking voltage must exceed 750mV before $V_{OUT2}$ reaches its set-point voltage. The PWRGD output of the $V_{OUT2}$ device may remain low if the tracking voltage does not exceed 1.4V. Figure 38 shows simultaneous turn-on waveforms of two LMZ31710 devices. Equation 3 and Equation 4 calculate the values of R1 and R2. $$R1 = \frac{\left(V_{OUT2} \times 12.6\right)}{0.6} \left(k\Omega\right)$$ $$R2 = \frac{0.6 \times R1}{\left(V_{OUT2} - 0.6\right)} \left(k\Omega\right)$$ (3) Submit Documentation Feedback Copyright © 2013–2019, Texas Instruments Incorporated #### 7.4 Device Functional Modes #### 7.4.1 Programmable Undervoltage Lockout (UVLO) The LMZ31710 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 4.5 V(max) with a typical hysteresis of 150 mV. If an application requires either a higher UVLO threshold on the VIN pin or a higher UVLO threshold for a combined VIN and PVIN, then the UVLO pin can be configured as shown in Figure 39 or Figure 40. Table 8 lists standard values for $R_{\rm UVLO1}$ and $R_{\rm UVLO2}$ to adjust the VIN UVLO voltage up. Table 8. Standard Resistor Values For Adjusting VIN UVLO | VIN UVLO (V) | 5 | 5.5 | 6 | 6.5 | 7 | 7.5 | 8 | 8.5 | 9 | 9.5 | 10 | |---------------------------|------|------|------|------|------|------|------|------|------|------|------| | $R_{UVLO1}$ ( $k\Omega$ ) | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | | $R_{UVLO2}$ (k $\Omega$ ) | 21.5 | 18.7 | 16.9 | 15.4 | 14.0 | 13.0 | 12.1 | 11.3 | 10.5 | 9.76 | 9.31 | | Hysteresis (mV) | 400 | 415 | 430 | 450 | 465 | 480 | 500 | 515 | 530 | 550 | 565 | For a split rail application, if a secondary UVLO on PVIN is required, VIN must be $\geq$ 4.5 V. Figure 41 shows the PVIN UVLO configuration. Use Table 9 to select $R_{UVLO1}$ and $R_{UVLO2}$ for PVIN. If PVIN UVLO is set for less than 3.5 V, a 5.1-V zener diode must be added to clamp the voltage on the UVLO pin below 6 V. Figure 41. Adjustable PVIN Undervoltage Lockout, (VIN ≥ 4.5 V) Table 9. Standard Resistor Values For Adjusting Pvin UVLO, (VIN ≥ 4.5 V) | PVIN UVLO (V) | 2.9 | 3.0 | 3.5 | 4.0 | 4.5 | | |---------------------------------|------|------|------|------|------|---------------------------------------------------------------| | $R_{UVLO1}\left(k\Omega\right)$ | 68.1 | 68.1 | 68.1 | 68.1 | 68.1 | | | $R_{UVLO2}$ (k $\Omega$ ) | 47.5 | 44.2 | 34.8 | 28.7 | 24.3 | For higher PVIN UVLO voltages see Table 8 for resistor values | | Hysteresis (mV) | 330 | 335 | 350 | 365 | 385 | Table o for resistor values | ### 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The LMZ31710 power module is an easy-to-use integrated power solution that combines a 10-A DC/DC converter with power MOSFETs, a shielded inductor, and passives into a low profile, QFN package. This total power solution allows as few as three external components and eliminates the loop compensation and magnetics part selection process. #### 8.2 Typical Application A typical LMZ31710 application requires input and output capacitors, a voltage setting resistor, and a switching frequency setting resistor. Figure 42 shows a typical LMZ31710 schematic with only the minimum required components. Figure 42. Typical Schematic $P_{VIN} = V_{IN} = 4.5 \text{ V}$ To 17 V, $V_{OUT} = 1.2 \text{ V}$ #### 8.2.1 Design Requirements For this design example, use the parameters listed in Table 10 and follow these design procedures: **Table 10. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |------------------|------------------| | Input voltage | 11.4 V to 12.6 V | | Output voltage | 1.2 V | | Output current | 10 A | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ31710 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Setting The Output Voltage The output voltage of the LMZ31710 is externally adjustable using a single resistor ( $R_{SET}$ ). Select the value of $R_{SET}$ from Table 2 or calculate using Equation 5. $$R_{SET} = \frac{1.43}{\left(\left(\frac{V_{OUT}}{0.6}\right) - 1\right)} (k\Omega)$$ (5) To set the output voltage to 1.2 V, the calculated value for $R_{SFT}$ is 1.43 k $\Omega$ . #### 8.2.2.3 Setting the Switching Frequency The recommended switching frequency for 1.2 V output voltage is 300 kHz. To set the switching frequency to 300 kHz, a 487 k $\Omega$ R<sub>RT</sub> resistor is required. Refer to Table 2 for recommended switching frequencies for other output voltages. #### 8.2.2.4 Input Capacitance The minimum required input capacitance for the LMZ31710 is 44 $\mu$ F of ceramic capacitance. However, adding a 0.1 $\mu$ F ceramic capacitor placed directly at the input pins of the device will help with high frequency bypassing. Additionally, adding a bulk input capacitor is helpful in applications with fast changing load current. In this application, a combination of a 100 $\mu F$ bulk capacitor, a 47 $\mu F$ ceramic capacitor, and a 0.1 $\mu F$ ceramic capacitor was used. ### 8.2.2.5 Output Capacitance The amount of required output capacitance depends on the output voltage setting, as shown in Table 3. For an output voltage of 1.2 V, the required minimum output capacitance is 200 $\mu$ F, with a requirement that at least 47 $\mu$ F must be ceramic type. In this application, a combination of a 200 µF of ceramic capacitance and a 220 µF bulk capacitor was used. The additional 220 µF bulk capacitor will help in applications with fast changing load current. ### 8.3 Additional Application Schematics Figure 43 and Figure 44 show additional typical schematics. Figure 43 shows a typical schematic for a 3.3 V output while PVIN and VIN are tied to the same input voltage rail. Figure 44 shows a typical schematic for a 1.0 V output, however PVIN and VIN are powered from seperate input voltage rails. ### **Additional Application Schematics (continued)** Figure 43. Typical Schematic PVIN = VIN = 4.5 V To 17 V, Vout = 3.3 V Figure 44. Typical Schematic PVIN = 3.3 V, VIN = 4.5 V To 17 V, Vout = 1.0 V ### 9 Power Supply Recommendations The LMZ31710 is designed to operate from an input voltage supply range between 2.95 V and 17 V. This input supply should be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail should be low enough that an input current transient does not cause a high enough drop at the supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the LMZ31710, additional bulk capacitance may be required at the input pins. A typical recommended amount of bulk input capacitance is $47 \,\mu\text{F} - 100 \,\mu\text{F}$ . ### 10 Layout ### 10.1 Layout Considerations To achieve optimal electrical and thermal performance, an optimized PCB layout is required. Figure 45 through Figure 48, shows a typical PCB layout. Some considerations for an optimized layout are: - Use large copper areas for power planes (PVIN, VOUT, and PGND) to minimize conduction loss and thermal stress. - Place ceramic input and output capacitors close to the device pins to minimize high frequency noise. - Locate additional output capacitors between the ceramic capacitor and the load. - Keep AGND and PGND separate from one another. - Place R<sub>SET</sub>, R<sub>RT</sub>, and C<sub>SS</sub> as close as possible to their respective pins. - Use multiple vias to connect the power planes to internal layers. ### 10.2 Layout Examples Figure 46. Typical Layer-2 Layout Copyright © 2013-2019, Texas Instruments Incorporated Submit Documentation Feedback # INSTRUMENTS #### **Layout Examples (continued)** Figure 48. Typical Bottom-Layer Layout #### 10.2.1 EMI The LMZ31710 is compliant with EN55022 Class B radiated emissions. Figure 49 and Figure 50 show typical examples of radiated emissions plots for the LMZ31710 operating from 5 V and 12 V, respectively. Both graphs include the plots of the antenna in the horizontal and vertical positions. Figure 49. Radiated Emissions 5-V Input, 1.8-V Output, 10-A Load (En55022 Class B) Figure 50. Radiated Emissions 12-V Input, 1.8-V Output, 10-A Load (EN55022 Class B) Submit Documentation Feedback ### 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Development Support #### 11.1.1.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ31710 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 11.1.2 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - LMZ31710 EVM User's Guide - LMZ31710 Parallel EVM User's Guide - LMZ31707 (7A) Datasheet - LMZ31704 (4A) Datasheet - Soldering Requirements for BQFN Packages ### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.4 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 Trademarks Eco-Mode, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. ### 11.6 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ### 12.1 Tape and Reel Information | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMZ31710RVQR | B3QFN | RVQ | 42 | 500 | 330.0 | 24.4 | 10.35 | 10.35 | 4.6 | 16.0 | 24.0 | Q2 | | LMZ31710RVQT | B3QFN | RVQ | 42 | 250 | 330.0 | 24.4 | 10.35 | 10.35 | 4.6 | 16.0 | 24.0 | Q2 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|-----|-------------|------------|-------------| | LMZ31710RVQR | B3QFN | RVQ | 42 | 500 | 383.0 | 353.0 | 58.0 | | LMZ31710RVQT | B3QFN | RVQ | 42 | 250 | 383.0 | 353.0 | 58.0 | Copyright © 2013–2019, Texas Instruments Incorporated Submit Documentation Feedback ### PACKAGE OPTION ADDENDUM 1-Apr-2019 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|------------------------|------------------|---------------------|--------------|----------------------|---------| | LMZ31710RVQR | ACTIVE | B3QFN | RVQ | 42 | 500 | RoHS Exempt<br>& Green | CU NIPDAU | Level-3-245C-168 HR | -40 to 85 | (54020, LMZ31710) | Samples | | LMZ31710RVQT | ACTIVE | B3QFN | RVQ | 42 | 250 | RoHS Exempt<br>& Green | CU NIPDAU | Level-3-245C-168 HR | -40 to 85 | (54020, LMZ31710) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 1-Apr-2019 NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - $\cancel{\mathbb{D}}$ The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. ### RVQ (R-PB3QFN-N42) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters # RVQ (S-PB3QFN-N42) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - D. See next page for stencil design recommendation. NOTES: E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated