

# DS10BR254 1.5 Gbps 1:4 LVDS Repeater

Check for Samples: DS10BR254

DESCRIPTION

### **FEATURES**

- DC 1.5 Gbps Low Jitter, Low Skew, Low Power Operation
- Wide Input Common Mode Voltage Range Allows for DC-Coupled Interface to LVDS, CML and LVPECL Drivers
- · Redundant Inputs
- LOS Circuitry Detects Open Inputs Fault Condition
- Integrated 100Ω Input and Output Terminations
- 8 kV ESD on LVDS I/O Pins Protects Adjoining Components
- Small 6 mm x 6 mm WQFN-40 Space Saving Package

#### **APPLICATIONS**

- Clock Distribution
- · Clock and Data Buffering and Muxing
- OC-12 / STM-4
- SD/HD SDI Routers

## **Typical Application**

The DS10BR254 is a 1.5 Gbps 1:4 LVDS repeater optimized for high-speed signal routing and distribution over FR-4 printed circuit board backplanes and balanced cables. Fully differential signal paths ensure exceptional signal integrity and noise immunity.

The device has two different LVDS input channels and a select pin\_determines which input is active. A loss-of-signal (LOS) circuit monitors both input channels and a unique LOS pin is asserted when no signal is detected at that input.

Wide input common mode range allows the switch to accept signals with LVDS, CML and LVPECL levels; the output levels are LVDS. A very small package footprint requires a minimal space on the board while the flow-through pinout allows easy board layout. Each differential input and output is internally terminated with a  $100\Omega$  resistor to lower device return losses, reduce component count and further minimize board space.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## **Block Diagram**



# **Connection Diagram**



Figure 1. DS10BR254 Pin Diagram See Package Number RTA0040A

#### www.ti.com

### **PIN DESCRIPTIONS**

| Pin Name                                                        | Pin<br>Number                                                        | I/O, Type | Pin Description                                                                                                                                                                  |
|-----------------------------------------------------------------|----------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN1+, IN1-,<br>IN2+, IN2-,                                      | 4, 5,<br>6, 7,                                                       | I, LVDS   | Inverting and non-inverting high speed LVDS input pins.                                                                                                                          |
| OUT0+, OUT0-,<br>OUT1+, OUT1-,<br>OUT2+, OUT2-,<br>OUT3+, OUT3- | 29, 28,<br>27, 26,<br>24, 23,<br>22, 21                              | O, LVDS   | Inverting and non-inverting high speed LVDS output pins.                                                                                                                         |
| SEL_in                                                          | 14                                                                   | I, LVCMOS | This pin selects which LVDS input is active.                                                                                                                                     |
| LOS1,<br>LOS2                                                   | 37,<br>36                                                            | O, LVCMOS | Loss Of Signal output pins, TOSn report when an open input fault condition is detected at the input, INn. These are open drain outputs. External pull up resistors are required. |
| PWDNO,<br>PWDN1,<br>PWDN2,<br>PWDN3                             | 35,<br>34<br>33,<br>32                                               | I, LVCMOS | Channel output power down pin. When the PWDNn is set to L, the channel output OUTn is in the power down mode.                                                                    |
| PWDN                                                            | 38                                                                   | I, LVCMOS | Device power down pin. When the PWDN is set to L, the device is in the power down mode.                                                                                          |
| VDD                                                             | 3, 8,<br>15,25, 30                                                   | Power     | Power supply pins.                                                                                                                                                               |
| GND                                                             | 16, DAP                                                              | Power     | Ground pin and a pad (DAP - die attach pad).                                                                                                                                     |
| NC                                                              | 1, 2<br>9, 10,<br>11, 12,<br>13, 17,<br>18, 19,<br>20, 31,<br>39, 40 | NC        | NO CONNECT pins. May be left floating.                                                                                                                                           |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.





# Absolute Maximum Ratings(1)(2)

| Supply Voltage                  |                    | -0.3V to +4V                      |
|---------------------------------|--------------------|-----------------------------------|
| LVCMOS Input Voltage            |                    | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVCMOS Output Voltage           |                    | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Input Voltage              |                    | -0.3V to +4V                      |
| Differential Input Voltage  VII |                    | 1V                                |
| LVDS Output Voltage             |                    | -0.3V to (V <sub>CC</sub> + 0.3V) |
| LVDS Differential Output Vol    | age                | 0.0V to +1V                       |
| LVDS Output Short Circuit C     | urrent Duration    | 5 ms                              |
| Junction Temperature            |                    | +150°C                            |
| Storage Temperature Range       |                    | −65°C to +150°C                   |
| Lead Temperature Range          | Soldering (4 sec.) | +260°C                            |
| Maximum Package Power           | SQA Package        | 4.65W                             |
| Dissipation at 25°C             | Derate SQA Package | 37.2 mW/°C above +25°C            |
| Package Thermal                 | $\theta_{JA}$      | +26.9°C/W                         |
| Resistance                      | $\theta_{JC}$      | +3.8°C/W                          |
| ESD Susceptibility              | HBM <sup>(3)</sup> | ≥8 kV                             |
|                                 | MM <sup>(4)</sup>  | ≥250V                             |
|                                 | CDM <sup>(5)</sup> | ≥1250V                            |

<sup>(1) &</sup>quot;Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

- (3) Human Body Model, applicable std. JESD22-A114C
- (4) Machine Model, applicable std. JESD22-A115-A
- (5) Field Induced Charge Device Model, applicable std. JESD22-C101-C

## **Recommended Operating Conditions**

|                                                        | Min | Тур | Max | Units |
|--------------------------------------------------------|-----|-----|-----|-------|
| Supply Voltage (V <sub>CC</sub> )                      | 3.0 | 3.3 | 3.6 | V     |
| Receiver Differential Input Voltage (V <sub>ID</sub> ) | 0   |     | 1   | V     |
| Operating Free Air Temperature (T <sub>A</sub> )       | -40 | +25 | +85 | °C    |

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.



### **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)

| Symbol           | Parameter                                                              | Conditions                                                    | Min  | Тур  | Max                    | Units |
|------------------|------------------------------------------------------------------------|---------------------------------------------------------------|------|------|------------------------|-------|
| LVCMO            | S DC SPECIFICATIONS                                                    |                                                               |      |      |                        |       |
| V <sub>IH</sub>  | High Level Input Voltage                                               |                                                               | 2.0  |      | $V_{DD}$               | V     |
| V <sub>IL</sub>  | Low Level Input Voltage                                                |                                                               | GND  |      | 0.8                    | V     |
| I <sub>IH</sub>  | High Level Input Current                                               | V <sub>IN</sub> = 3.6V<br>V <sub>CC</sub> = 3.6V              |      | 0    | ±10                    | μΑ    |
| I <sub>IL</sub>  | Low Level Input Current                                                | $V_{IN} = GND$<br>$V_{CC} = 3.6V$                             |      | 0    | ±10                    | μΑ    |
| $V_{CL}$         | Input Clamp Voltage                                                    | I <sub>CL</sub> = -18 mA, V <sub>CC</sub> = 0V                |      | -0.9 | -1.5                   | V     |
| V <sub>OL</sub>  | Low Level Output Voltage                                               | I <sub>OL</sub> = 4 mA                                        |      | 0.26 | 0.4                    | V     |
| LVDS IN          | IPUT DC SPECIFICATIONS                                                 |                                                               | •    | 1    |                        |       |
| V <sub>ID</sub>  | Input Differential Voltage                                             |                                                               | 0    |      | 1                      | V     |
| $V_{TH}$         | Differential Input High Threshold                                      | $V_{CM} = +0.05V \text{ or } V_{CC}-0.05V$                    |      | 0    | +100                   | mV    |
| $V_{TL}$         | Differential Input Low Threshold                                       |                                                               | -100 | 0    |                        | mV    |
| $V_{CMR}$        | Common Mode Voltage Range                                              | V <sub>ID</sub> = 100 mV                                      | 0.05 |      | V <sub>CC</sub> - 0.05 | V     |
| I <sub>IN</sub>  | Input Current                                                          | V <sub>IN</sub> = +3.6V or 0V<br>V <sub>CC</sub> = 3.6V or 0V |      | ±1   | ±10                    | μΑ    |
| C <sub>IN</sub>  | Input Capacitance                                                      | Any LVDS Input Pin to GND                                     |      | 1.7  |                        | pF    |
| R <sub>IN</sub>  | Input Termination Resistor                                             | Between IN+ and IN-                                           |      | 100  |                        | Ω     |
| LVDS O           | UTPUT DC SPECIFICATIONS                                                |                                                               |      | •    |                        |       |
| V <sub>OD</sub>  | Differential Output Voltage                                            |                                                               | 250  | 350  | 450                    | mV    |
| $\Delta V_{OD}$  | Change in Magnitude of V <sub>OD</sub> for Complimentary Output States | $R_L = 100\Omega$                                             | -35  |      | 35                     | mV    |
| Vos              | Offset Voltage                                                         |                                                               | 1.05 | 1.2  | 1.375                  | V     |
| ΔV <sub>OS</sub> | Change in Magnitude of V <sub>OS</sub> for Complimentary Output States | $R_L = 100\Omega$                                             | -35  |      | 35                     | mV    |
| Ios              | Output Short Circuit Current (4)                                       | OUT to GND                                                    |      | -35  | -55                    | mA    |
|                  |                                                                        | OUT to V <sub>CC</sub>                                        |      | 7    | 55                     | mA    |
| C <sub>OUT</sub> | Output Capacitance                                                     | Any LVDS Output Pin to GND                                    |      | 1.2  |                        | pF    |
| R <sub>OUT</sub> | Output Termination Resistor                                            | Between OUT+ and OUT-                                         |      | 100  |                        | Ω     |
| SUPPLY           | CURRENT                                                                |                                                               |      |      |                        |       |
| I <sub>CC</sub>  | Supply Current                                                         | PWDN = H                                                      |      | 113  | 135                    | mA    |
| I <sub>CCZ</sub> | Power Down Supply Current                                              | PWDN = L                                                      |      | 50   | 60                     | mA    |

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

<sup>(2)</sup> Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except V<sub>OD</sub> and ΔV<sub>OD</sub>.

<sup>(3)</sup> Typical values represent most likely parametric norms for V<sub>CC</sub> = +3.3V and T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured.

<sup>(4)</sup> Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only.



#### AC Electrical Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                                                             | Cond                                 | Min               | Тур | Max  | Units |                   |
|-------------------|-----------------------------------------------------------------------|--------------------------------------|-------------------|-----|------|-------|-------------------|
| LVDS OUTPUT       | AC SPECIFICATIONS                                                     |                                      |                   |     | •    |       |                   |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High <sup>(1)</sup>             | D 4000                               |                   |     | 440  | 650   | ps                |
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low <sup>(1)</sup>             | $R_L = 100\Omega$                    |                   |     | 400  | 650   | ps                |
| t <sub>SKD1</sub> | Pulse Skew  t <sub>PLHD</sub> - t <sub>PHLD</sub>   <sup>(1)(2)</sup> |                                      |                   |     | 40   | 100   | ps                |
| t <sub>SKD2</sub> | Channel to Channel Skew <sup>(1)(3)</sup>                             |                                      |                   |     | 40   | 125   | ps                |
| t <sub>SKD3</sub> | Part to Part Skew <sup>(1)(4)</sup>                                   |                                      |                   |     | 50   | 200   | ps                |
| t <sub>LHT</sub>  | Rise Time <sup>(1)</sup>                                              | D 1000                               |                   |     | 150  | 300   | ps                |
| t <sub>HLT</sub>  | Fall Time <sup>(1)</sup>                                              | $R_L = 100\Omega$                    | $R_L = 100\Omega$ |     |      | 300   | ps                |
| t <sub>ON</sub>   | Any PWDN to Output Active Time                                        |                                      |                   |     | 8    | 20    | μs                |
| t <sub>OFF</sub>  | Any PWDN to Output Inactive Time                                      |                                      |                   |     | 5    | 12    | ns                |
| t <sub>SEL</sub>  | Select Time                                                           |                                      |                   |     | 5    | 12    | ns                |
| JITTER PERFO      | PRMANCE <sup>(1)</sup>                                                | •                                    |                   |     |      | •     | •                 |
| t <sub>RJ1</sub>  |                                                                       | V <sub>ID</sub> = 350 mV             | 135 MHz           |     | 0.5  | 1     | ps                |
| t <sub>RJ2</sub>  | Random Jitter                                                         | V <sub>CM</sub> = 1.2V<br>Clock (RZ) | 311 MHz           |     | 0.5  | 1     | ps                |
| t <sub>RJ3</sub>  | (RMS Value) <sup>(5)</sup>                                            | Oldok (KZ)                           | 503 MHz           |     | 0.5  | 1     | ps                |
| t <sub>RJ4</sub>  |                                                                       |                                      | 750 MHz           |     | 0.5  | 1     | ps                |
| t <sub>DJ1</sub>  |                                                                       | $V_{ID} = 350 \text{ mV}$            | 270 Mbps          |     | 6    | 22    | ps                |
| t <sub>DJ2</sub>  | Deterministic Jitter                                                  | $V_{CM} = 1.2V$<br>K28.5 (NRZ)       | 622 Mbps          |     | 6    | 21    | ps                |
| t <sub>DJ3</sub>  | (Peak to Peak Value) <sup>(6)</sup>                                   | 1120.0 (11112)                       | 1.0625 Gbps       |     | 9    | 18    | ps                |
| t <sub>DJ4</sub>  |                                                                       |                                      | 1.5 Gbps          |     | 9    | 17    | ps                |
| t <sub>TJ1</sub>  |                                                                       | $V_{ID} = 350 \text{ mV}$            | 270 Mbps          |     | 0.01 | 0.03  | UI <sub>P-P</sub> |
| t <sub>TJ2</sub>  | Total Jitter <sup>(7)</sup>                                           | $V_{CM} = 1.2V$<br>PRBS-23 (NRZ)     | 622 Mbps          |     | 0.01 | 0.03  | UI <sub>P-P</sub> |
| t <sub>TJ3</sub>  | Total Jiller (**)                                                     | 1 1100-20 (NIVE)                     | 1.0625 Gbps       |     | 0.01 | 0.04  | UI <sub>P-P</sub> |
| t <sub>TJ4</sub>  |                                                                       |                                      | 1.5 Gbps          |     | 0.01 | 0.06  | UI <sub>P-P</sub> |

- (1) Specification is specified by characterization and is not tested in production.
- (2) t<sub>SKD1</sub>, |t<sub>PLHD</sub> t<sub>PHLD</sub>|, Pulse Skew, is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.
- (3) t<sub>SKD2</sub>, Channel to Channel Skew, is the difference in propagation delay (t<sub>PLHD</sub> or t<sub>PHLD</sub>) among all output channels in Broadcast mode (any one input to all outputs).
- (4) t<sub>SKD3</sub>, Part to Part Skew, is defined as the difference between the minimum and maximum differential propagation delays. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range.
- (5) Measured on a clock edge with a histogram and an accumulation of 1500 histogram hits. Input stimulus jitter is subtracted geometrically.
- (6) Tested with a combination of the 1100000101 (K28.5+ character) and 0011111010 (K28.5- character) patterns. Input stimulus jitter is subtracted algebraically.
- (7) Measured on an eye diagram with a histogram and an accumulation of 3500 histogram hits. Input stimulus jitter is subtracted.



### **APPLICATION INFORMATION**

## **DC TEST CIRCUITS**



## **AC TEST CIRCUITS AND TIMING DIAGRAMS**



Copyright © 2007–2013, Texas Instruments Incorporated



#### **FUNCTIONAL DESCRIPTION**

The DS10BR254 is a 1.5 Gbps 1:4 LVDS repeater optimized for high-speed signal routing and distribution over lossy FR-4 printed circuit board backplanes and balanced cables.

**Table 1. Input Select Truth Table** 

| CONTROL Pin (SEL_in) State | Input Selected |
|----------------------------|----------------|
| 0                          | IN1            |
| 1                          | IN2            |

### Input Interfacing

The DS10BR254 accepts differential signals and allows simple AC or DC coupling. With a wide common mode range, the DS10BR254 can be DC-coupled with all common differential drivers (i.e. LVPECL, LVDS, CML). The following three figures illustrate typical DC-coupled interface to common differential drivers. Note that the DS10BR254 inputs are internally terminated with a  $100\Omega$  resistor.



Figure 2. Typical LVDS Driver DC-Coupled Interface to an DS10BR254 Input

# 

Figure 3. Typical CML Driver DC-Coupled Interface to an DS10BR254 Input

Submit Documentation Feedback

CML3.3V or CML2.5V





Figure 4. Typical LVPECL Driver DC-Coupled Interface to an DS10BR254 Input

## **Output Interfacing**

The DS10BR254 outputs signals compliant to the LVDS standard. Its outputs can be DC-coupled to most common differential receivers. The following figure illustrates typical DC-coupled interface to common differential receivers and assumes that the receivers have high impedance inputs. While most differential receivers have a common mode input range that can accommodate LVDS compliant signals, it is recommended to check respective receiver's data sheet prior to implementing the suggested interface implementation.



Figure 5. Typical DS10BR254 Output DC-Coupled Interface to an LVDS, CML or LVPECL Receiver



## **Typical Performance**



Figure 6. A 1.5 Gbps NRZ PRBS-7 After 2" Differential FR-4 Stripline V:100 mV / DIV, H:100 ps / DIV



Figure 8. A 622 Mbps NRZ PRBS-7 After 2" Differential FR-4 Stripline V:100 mV / DIV, H:200 ps / DIV



Figure 7. A 1.06 Gbps NRZ PRBS-7 After 2" Differential FR-4 Stripline V:100 mV / DIV, H:200 ps / DIV



Figure 9. A 270 Mbps NRZ PRBS-7 After 2" Differential FR-4 Stripline V:100 mV / DIV, H:500 ps / DIV



Figure 10. Supply Current as a Function of a Number of Outputs Used



## **REVISION HISTORY**

| CI | hanges from Revision C (April 2013) to Revision D  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 10   |



## PACKAGE OPTION ADDENDUM

12-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| DS10BR254TSQ/NOPB  | ACTIVE | WQFN         | RTA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | 1BR254SQ             | Samples |
| DS10BR254TSQX/NOPB | ACTIVE | WQFN         | RTA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | 1BR254SQ             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

12-Jun-2014

| In no event shall TI's liability a | arising out of such in | nformation exceed the total r | ourchase price of the TI | part(s) at issue in this of | document sold by TI | to Customer on an annual basis. |
|------------------------------------|------------------------|-------------------------------|--------------------------|-----------------------------|---------------------|---------------------------------|
|                                    |                        |                               |                          |                             |                     |                                 |

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Sep-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS10BR254TSQ/NOPB  | WQFN            | RTA                | 40 | 250  | 178.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| DS10BR254TSQX/NOPB | WQFN            | RTA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |

www.ti.com 20-Sep-2016



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS10BR254TSQ/NOPB  | WQFN         | RTA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| DS10BR254TSQX/NOPB | WQFN         | RTA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.