### GS1574 HD-LINX® II Adaptive Cable Equalizer **GS1574 Data Sheet** #### **Features** - SMPTE 292M, SMPTE 344M and SMPTE 259M compliant - Automatic cable equalization - Multi-standard operation from 143Mb/s to 1.485Gb/s - Supports DVB-ASI at 270Mb/s - Small footprint (4mm x 4mm) - Pb-free and RoHS Compliant - Pin compatible with the GS9074 Cable Equalizer - Manual bypass (useful for low data rates with slow rise/fall times) - Performance optimized for 270Mb/s and 1.485Gb/s - Typical maximum equalized length of Belden 1694A cable: 140m at 1.485Gb/s, 350m at 270Mb/s - $50\Omega$ differential output (with internal $50\Omega$ pull-ups) - Manual output mute or programmable mute based on max cable length adjust - Single 3.3V power supply operation - Operating temperature range: 0°C to +70°C #### **Applications** SMPTE 292M, SMPTE 344M and SMPTE 259M Coaxial Cable Serial Digital Interfaces. #### **Description** The GS1574 is a second-generation high-speed bipolar integrated circuit designed to equalize and restore signals received over $75\Omega$ co-axial cable. The GS1574 is designed to support SMPTE 292M, SMPTE 344M and SMPTE 259M, and is optimized for performance at 270Mb/s and 1.485Gb/s. The GS1574 features DC restoration to compensate for the DC content of SMPTE pathological test patterns. A voltage programmable mute threshold (MCLADJ) is included to allow muting of the GS1574 output when an approximate selected cable length is reached for SMPTE 259M signals. This feature allows the GS1574 to distinguish between low amplitude SD-SDI signals and noise at the input of the device. The serial digital outputs of the GS1574 may be forced to a mute state by applying a voltage to the MUTE pin. Power consumption is typically 270mW using a 3.3V power supply. The GS1574 is lead-free, and the encapsulation compound does not contain halogenated flame retardant. This component and all homogeneous subcomponents are RoHS compliant. **GS1574** Functional Block Diagram ## **Contents** | Features | 1 | |-----------------------------------|----| | Applications | 1 | | Description | 1 | | 1. Pin Out | 3 | | 1.1 GS1574 Pin Assignment | 3 | | 1.2 GS1574 Pin Descriptions | 3 | | 2. Electrical Characteristics | 5 | | 2.1 Absolute Maximum Ratings | 5 | | 2.2 DC Electrical Characteristics | 5 | | 2.3 AC Electrical Characteristics | 6 | | 2.4 Solder Reflow Profiles | 7 | | 3. Input / Output Circuits | 9 | | 4. Detailed Description | 11 | | 4.1 Serial Digital Inputs | 11 | | 4.2 Cable Equalization | 11 | | 4.3 Programmable Mute Output | 12 | | 4.4 Mute | 12 | | 5. Application Information | 13 | | 5.1 PCB Layout | 13 | | 5.2 Typical Application Circuit A | 13 | | 5.3 Typical Application Circuit B | 14 | | 6. Package & Ordering Information | 15 | | 6.1 Package Dimensions | 15 | | 6.2 Land Information | 16 | | 6.3 Packaging Data | 16 | | 6.4 Marking Diagram | 17 | | 6.5 Ordering Information | 17 | | 7 Revision History | 18 | # 1. Pin Out ## 1.1 GS1574 Pin Assignment Figure 1-1: 16-Pin QFN ## 1.2 GS1574 Pin Descriptions Table 1-1: GS1574 Pin Descriptions | Pin Number | Name | Timing | Туре | Description | |------------|-----------------------|--------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 4 | VEE_A | Analog | Power | Most negative power supply for analog circuitry. | | | | | | Connect to analog GND. | | 2, 3 | $SDI, \overline{SDI}$ | Analog | Input | Serial digital differential input. | | 5, 6 | AGC, AGC | Analog | _ | External AGC capacitor. | | | | | | Connect pin 5 and pin 6 together as shown in Typical Application Circuit A. | | 7 | BYPASS | Not<br>Synchronous | Input | Forces the Equalizing and DC RESTORE stages into bypass mode when HIGH. No equalization occurs in this mode. | | 8 | MCLADJ | Analog | Input | Maximum cable length adjust. | | | | | | Adjusts the approximate maximum amount of cable to be equalized (from 0m to the maximum cable length). The output is muted (latched to the last state) when the maximum cable length is achieved. | | | | | | NOTE: MCLADJ is only recommended for data rates up to 360Mb/s. For data rates above this, MCLADJ should be left floating. | | 9 | VEE_D | Analog | Power | Most negative power supply for the digital circuitry and output buffer. | | | | | | Connect to digital GND. | | 10, 11 | SDO, SDO | Analog | Output | Equalized serial digital differential output. | **GENNUM** 28854 - 5 May 2007 3 of 18 #### Table 1-1: GS1574 Pin Descriptions | Pin Number | Name | Timing | Туре | Description | |------------|------------|--------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------| | 12 | VEE_D | Analog | Power | Most negative power supply for the digital circuitry and output buffer. Connect to digital GND. | | 13 | VCC_D | Analog | Power | Most positive power supply for the digital I/O pins of the device. Connect to +3.3V DC. | | 14 | MUTE | Not<br>Synchronous | Input | CONTROL SIGNAL INPUT levels are LVCMOS/LVTTL compatible. (3.3V Tolerant) | | | | | | When the MUTE pin is set HIGH by the application interface, the serial digital output of the device will be forced to a steady state. | | | | | | When the MUTE pin is set LOW, the serial digital output of the device will be active. | | 15 | NC | _ | _ | No Connect. | | 16 | VCC_A | Analog | Power | Most positive power supply for the analog circuitry of the device. Connect to +3.3V DC. | | _ | Center Pad | - | Power | Internally bonded to VEE_A. | **GENNUM** 28854 - 5 May 2007 4 of 18 ## 2. Electrical Characteristics ## 2.1 Absolute Maximum Ratings | Parameter | Value | |--------------------------------------|---------------------------------| | Supply Voltage | -0.5V to +3.6 V <sub>DC</sub> | | Input ESD Voltage (Human Body Model) | 500V | | Storage Temperature Range | -50°C < T <sub>s</sub> < 125°C | | Input Voltage Range (any input) | -0.3 to (V <sub>CC</sub> +0.3)V | | Operating Temperature Range | 0°C to 70°C | | Power Dissipation | 300mW | | Lead Temperature (soldering, 10 sec) | 260°C | ### 2.2 DC Electrical Characteristics Table 2-1: DC Electrical Characteristics $V_{CC}$ = 3.3V ±5%, $T_A$ = 0°C to 70°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Test<br>Levels | Notes | |------------------------------------------------------------|--------------------|---------------------------|-------|----------------------------------------|-------|-------|----------------|-------| | Supply Voltage | V <sub>CC</sub> | _ | 3.135 | 3.3 | 3.465 | V | - | ±5% | | Power Consumption | P <sub>D</sub> | T <sub>A</sub> = 25°C | - | 265 | - | mW | 2 | - | | Supply Current | Is | T <sub>A</sub> = 25°C | - | 80 | - | mA | 1 | - | | Output Common Mode<br>Voltage | V <sub>CMOUT</sub> | T <sub>A</sub> = 25°C | _ | V <sub>CC</sub> - ΔV <sub>SDO</sub> /2 | _ | V | 7 | _ | | Input Common Mode<br>Voltage | V <sub>CMIN</sub> | T <sub>A</sub> = 25°C | _ | 1.75 | _ | V | 8 | - | | Floating MCLADJ DC<br>Voltage | _ | 0m, T <sub>A</sub> = 25°C | _ | 1.3 | - | V | 7 | - | | MCLADJ Range | _ | T <sub>A</sub> = 25°C | - | 0.69 | - | V | 7 | - | | Mute Input Voltage<br>Required to Force Outputs<br>to Mute | V <sub>Mute</sub> | Min to Mute | 3.0 | - | _ | V | 7 | - | | Mute Input Voltage<br>Required to Force Outputs<br>Active | $V_{Mute}$ | Max to<br>Activate | - | - | 2.0 | V | 7 | - | **GENNUM** 28854 - 5 May 2007 5 of 18 GS1574 Data Sheet #### 2.3 AC Electrical Characteristics **Table 2-2: AC Electrical Characteristics** $V_{CC}$ = 3.3V ±5%, $T_A$ = 0°C to 70°C, unless otherwise shown | Parameter | Symbol | Conditions | Min | Тур | Max | Units | Test<br>Levels | Notes | |--------------------------------------------------------------|-------------------|--------------------------------------------------------|-----|------|------|-------------------|----------------|-------| | Serial input data rate | DR <sub>SDO</sub> | GS1574 | 143 | - | 1485 | Mb/s | 6 | - | | Input Voltage Swing | $\Delta V_{SDI}$ | T <sub>A</sub> =25°C, differential | 720 | 800 | 950 | $mV_{p-p}$ | 2 | 1 | | Output Voltage Swing | $\Delta V_{SDO}$ | 100Ω load, T <sub>A</sub> =25°C,<br>differential | - | 750 | _ | mV <sub>p-p</sub> | 1 | - | | Output Jitter for Various<br>Cable Lengths and Data<br>Rates | - | 540Mb/s<br>Belden 1694A: 0-140m<br>Belden 8281: 0-100m | - | 0.2 | - | UI | 8 | 5 | | | _ | 270Mb/s<br>Belden 1694A: 0-350m | - | 0.2 | _ | UI | 5 | 2,5 | | | - | 270Mb/s<br>Belden 8281: 0-280m | - | 0.2 | - | UI | 2 | 2,5 | | | - | 1.485Gb/s<br>Belden 1694A: 0-140m | - | 0.25 | - | UI | 5 | 2,5 | | | - | 1.485Gb/s<br>Belden 8281: 0-100m | - | 0.25 | - | UI | 2 | 2,5 | | Output Rise/Fall time | - | 20% - 80% | - | 80 | 220 | ps | 1 | _ | | Mismatch in rise/fall time | _ | - | - | - | 30 | ps | 1 | _ | | Duty cycle distortion | _ | _ | _ | _ | 30 | ps | 1 | 1 | | Overshoot | _ | _ | - | _ | 10 | % | 7 | _ | | Input Return Loss | _ | - | 15 | _ | _ | dB | 8 | 3 | | Input Resistance | _ | single ended | - | 1.64 | _ | kΩ | 6 | _ | | Input Capacitance | _ | single ended | _ | 1 | - | pF | 6 | - | | Output Resistance | - | single ended | _ | 50 | _ | Ω | 6 | _ | #### **TEST LEVELS** - 1. Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges. - Production test at room temperature and nominal supply voltage with guardbands for supply and temperature ranges using correlated test. - 3. Production test at room temperature and nominal supply voltage. - 4. QA sample test. - 5. Calculated result based on Level 1, 2, or 3. - 6. Not tested. Guaranteed by design simulations. - 7. Not tested. Based on characterization of nominal parts. - Not tested. Based on existing design/characterization data of similar product. - 9. Indirect test. #### NOTES: - 1. 0m cable length. - 2. All parts production tested. In order to guarantee jitter over the full range of specification ( $V_{CC}$ = 3.3V ±5%, $T_A$ = 0°C to 70°C, and 720-880mV launch swing from the SDI cable driver) the recommended applications circuit must be used. - 3. Tested on CB1574 board from 5MHz to 2GHz. - Based on characterization data using the recommended applications circuit, at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C, and 800mV launch swing from the SDI cable driver. - 5. Equalizer Pathological test signal is used. ### 2.4 Solder Reflow Profiles The device is manufactured with Matte-Sn terminations and is compatible with both standard eutectic and Pb-free solder reflow profiles. The recommended standard eutectic reflow profile is shown in Figure 2-1. MSL qualification was performed using the maximum Pb-free reflow profile shown in Figure 2-2. Figure 2-1: Standard Eutectic Solder Reflow Profile Figure 2-2: Maximum Pb-free Solder Reflow Profile (Pb-free package) **GENNUM** 28854 - 5 May 2007 7 of 18 Figure 2-3: Test Circuit **GENNUM** 28854 - 5 May 2007 8 of 18 # 3. Input / Output Circuits Figure 3-1: Input Equivalent Circuit Figure 3-2: MCLADJ Equivalent Circuit Figure 3-3: Output Circuit **GENNUM** 28854 - 5 May 2007 9 of 18 Figure 3-4: MUTE Circuit Figure 3-5: Bypass Circuit **GENNUM** 28854 - 5 May 2007 10 of 18 ## 4. Detailed Description The GS1574 is a high speed bipolar IC designed to equalize serial digital signals. The GS1574 can equalize both HD and SD serial digital signals, and will typically equalize greater than 140m of Belden 1694A cable at 1.485Gb/s and 350m at 270Mb/s. The GS1574 is powered from a single +3.3V power supply and consumes approximately 270mW of power. ### 4.1 Serial Digital Inputs The serial data signal may be connected to the input pins (SDI/SDI) in either a differential or single ended configuration. AC coupling of the inputs is recommended, as the SDI and SDI inputs are internally biased at approximately 1.8V. ### 4.2 Cable Equalization The input signal passes through a variable gain equalizing stage whose frequency response closely matches the inverse of the cable loss characteristic. The edge energy of the equalized signal is monitored by a detector circuit which produces an error signal corresponding to the difference between the desired edge energy and the actual edge energy. This error signal is integrated by both an internal and an external AGC filter capacitor providing a steady control voltage for the gain stage. As the frequency response of the gain stage is automatically varied by the application of negative feedback, the edge energy of the equalized signal is kept at a constant level which is representative of the original edge energy at the transmitter. The equalized signal is also DC restored, effectively restoring the logic threshold of the equalized signal to its correct level independent of shifts due to AC coupling. The digital output signals have a nominal voltage of 750mV<sub>pp</sub> differential, or 375mV<sub>pp</sub> single ended when terminated with 50 $\Omega$ as shown in Figure 4-1. **GENNUM** 28854 - 5 May 2007 11 of 18 Figure 4-1: Typical Output Voltage Levels ### 4.3 Programmable Mute Output For SMPTE 259M inputs, the GS1574 incorporates a programmable threshold output mute (MCLADJ). In applications where there are multiple input channels using the GS1574, it is advantageous to have a programmable mute output to avoid signal crosstalk. The output of the GS1574 can be muted when the input signal decreases below a certain input level. This threshold is determined using the input voltage applied to the MCLADJ pin. The MCLADJ pin may be left unconnected for applications where output muting is not required. This feature has been designed for use in applications such as routers where signal crosstalk and circuit noise cause the equalizer to output erroneous data when no input signal is present. The use of a Carrier Detect function with a fixed internal reference does not solve this problem since the signal to noise ratio on the circuit board could be significantly less than the default signal detection level set by the on chip reference. NOTE: MCLADJ is only recommended for data rates up to 360Mb/s. For data rates above this MCLADJ should be left floating. #### 4.4 Mute In addition to the programmable mute output, the GS1574 includes a MUTE input pin that allows the application interface to mute the serial digital output at any time. Set the MUTE pin HIGH to mute SDO and $\overline{\text{SDO}}$ . **GENNUM** 28854 - 5 May 2007 12 of 18 ## 5. Application Information ### 5.1 PCB Layout Special attention must be paid to component layout when designing serial digital interfaces for HDTV. An FR-4 dielectric can be used, however, controlled impedance transmission lines are required for PCB traces longer than approximately 1cm. Note the following PCB artwork features used to optimize performance: - PCB trace width for HD rate signals is closely matched to SMT component width to minimize reflections due to change in trace impedance. - The PCB ground plane is removed under the GS1574 input components to minimize parasitic capacitance. - The PCB ground plane is removed under the GS1574 output components to minimize parasitic capacitance. - High speed traces are curved to minimize impedance changes. ### 5.2 Typical Application Circuit A NOTE: All resistors in Ohms, capacitors in Farads, and inductors in Henrys, unless otherwise noted. \* Value dependent on layout Figure 5-1: GS1574 Typical Application Circuit **GENNUM** 28854 - 5 May 2007 13 of 18 ### **5.3 Typical Application Circuit B** This application circuit should be used for future compatibility with the GS1574A. This circuit will work with GS1574 as well as the GS1574A and is recommended for all new designs. NOTE: All resistors in Ohms, capacitors in Farads, and inductors in Henrys, unless otherwise noted. \* Value dependent on layout 14 of 18 28854 - 5 May 2007 **GENNUM** # 6. Package & Ordering Information ## **6.1 Package Dimensions** **GENNUM** 28854 - 5 May 2007 15 of 18 ### **6.2 Land Information** The Center Pad should be connected to the most negative power supply plane for analog circuitry in the device (VEE\_A) by a minimum of 5 vias. NOTE: Suggested dimensions only. Final dimensions should conform to customer design rules and process optimizations. ## **6.3 Packaging Data** | Parameter | Value | |----------------------------------------------------------------------|----------------------| | Package Type | 4mm x 4mm 16-pin QFN | | Package Drawing Reference | JEDEC M0220 | | Moisture Sensitivity Level | 3 | | Junction to Case Thermal Resistance, $\theta_{j\text{-c}}$ | 31.0°C/W | | Junction to Air Thermal Resistance, $\theta_{j-a}$ (at zero airflow) | 43.8°C/W | | Psi | 11.0°C/W | | Pb-free and RoHS Compliant | Yes | **GENNUM** 28854 - 5 May 2007 16 of 18 ## **6.4 Marking Diagram** # **6.5 Ordering Information** | Part Number | Package | Temperature Range | |-------------|--------------------|-------------------| | GS1574-CNE3 | Pb-free 16-pin QFN | 0°C to 70°C | **GENNUM** 28854 - 5 May 2007 17 of 18 GS1574 Data Sheet ## 7. Revision History | Version | ECR | PCN | Date | Changes and/or Modifications | |---------|--------|-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 134166 | - | August 2004 | Upgrade to preliminary data sheet. Remove all information on the GS9074. Expand detailed description information. AC/DC parameters updated. Add Pb-free and conventional solder reflow profiles. Edit pin descriptions. | | 1 | 134891 | - | November 2004 | Added packaging data section. Added Pad Layout information. Updated Packaging Dimensions diagram. Corrected minor typing errors. | | 2 | 135370 | _ | December 2004 | Added Typical Application Circuit section with application information for future drop-in compatibility with GS1574A part. | | 3 | 140439 | 39461 | May 2006 | Convert to Data Sheet. Modified inductor value in Application Information. Amended notes on MCLADJ above 360 Mb/s. Changed Green references to RoHS. Corrected typing errors in Package Dimensions. | | 4 | 142113 | 40438 | September 2006 | Modified format for output cable length jitter data in AC Electrical Characteristics. | | 5 | 145127 | 43739 | May 2007 | Updated Package Dimensions diagram. Added section 6.4 Marking Diagram. | #### **CAUTION** ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION ### DOCUMENT IDENTIFICATION #### **DATA SHEET** The product is in production. Gennum reserves the right to make changes to the product at any time without notice to improve reliability, function or design, in order to provide the best product possible. #### **GENNUM CORPORATION** Mailing Address: P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Shipping Address: 970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5 Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946 #### **GENNUM JAPAN CORPORATION** Shinjuku Green Tower Building 27F, 6-14-1, Nishi Shinjuku, Shinjuku-ku, Tokyo, 160-0023 Japan Tel. +81 (03) 3349-5501, Fax. +81 (03) 3349-5505 #### **GENNUM UK LIMITED** 25 Long Garden Walk, Farnham, Surrey, England GU9 7HX Tel. +44 (0)1252 747 000 Fax +44 (0)1252 726 523 Gennum Corporation assumes no liability for any errors or omissions in this document, or for the use of the circuits or devices described herein. The sale of the circuit or device described herein does not imply any patent license, and Gennum makes no representation that the circuit or device is free from patent infringement. GENNUM and the G logo are registered trademarks of Gennum Corporation. $\hbox{@}$ Copyright 2004 Gennum Corporation. All rights reserved. Printed in Canada. www.gennum.com