### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **Web Resources** Download ECAD models, order samples, and find technical recources at <a href="https://www.littelfuse.com">www.littelfuse.com</a> #### **Agency Approvals** | Agency | Agency File/Certificate Number | |-------------------|--------------------------------| | c <b>'FN</b> ° us | E528847 | #### **Description** The LS24062RQ23 is an advanced 24V 6A rated bidirectional load switch which provides overload, short circuit, input voltage surge, excessive inrush current and over-temperature protections to power the system. The built-in 24mΩ ultra low RDS(ON) power switch helps reducing power loss during normal operation. The device features two input/output ports, VBUS1 and VBUS2, which are rated at 30V Absolute Maximum. Each port has independent enable, external current limit setting and discharge control pins. The integrated two N-channel power switch M1 and M2 in-series configuration blocks any leakage between VBUS1 and VBUS2 two ports when the device is disabled. The LS24062RQ23 is available in low profile 16 leads QFN 2.5mm x 3.2mm package. #### **Features and Benefits** - Wide Supply Voltage Range from 3V to 24V - 30V Tolerance on Port VBUS1 and VBUS2 - Integrate a 24mΩ Ultra Low On Protection Switch - External Adjustable Soft-Start Time - External Adjustable Input Over-voltage Threshold - Short-circuit Protection - Fault Indicator - Thermal Shutdown Protection and Auto Recovery - Each Port VBUS1/VBUS2 Independent Control - External Adjustable Current Limit - Enable Interface Pin - Port Discharge Interface Pin - QFN 2.5mm×3.2mm\_16L Packages - Pb-Free and RoHS Compliant - UL Recognized to UL 62368-1 ### **Applications** - Notebook, Desktop, Servers and Tablets - Dongle and Docking Stations - Power Accessories - USB-PD ports in various applications # 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting ### **Pinout Designation** | Pin# | Pin Name | Description | |------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ILIM2 | Port VBUS2 current limit program pin. Program the current limit of power switch M2 (VBUS2 to MOUT) by connecting a resister from ILIMT2 to ground. ILIM2 pin can't be shorted to GND. If the system requires a single component fail safe, use 2 resistor in series to program current limit. | | 2 | DISC1 | Port VBUS1 discharge control input. Pull Logic High discharges port VBUS1 to GND through an internal $190\Omega$ pull down resistor. | | 3 | DISC2 | Port VBUS2 discharge control input. Pull Logic High discharges port VBUS2 to GND through an internal $190\Omega$ pull down resistor. | | 4 | EN1 | Enable control input of the power switch M1 (VBUS1 to MOUT). Pull Logic High enables power switch M1, and pull Logic Low disables the power switch M1. This pin has a pull-down resistor of typically $1M\Omega$ when the device is disabled. See Table 1 EN1 and EN2 Control Sequence. | | 5 | EN2 | Enable control input of the power switch M2 (VBUS2 to MOUT). Pull Logic High enables power switch M2 and pull Logic Low disables the power switch M2. This pin has a pull-down resistor of typically $1M\Omega$ when the device is disabled. See Table 1 EN1 and EN2 Control Sequence. | | 6,16 | VBUS1 | Bidirectional Input/Output Port 1. Connect VBUS1 to power supply input or output to the load. | | 7,15 | MOUT | The N-type power switch M1 and M2 common drain output pin. Leave this pin float if it is not used. Although MOUT pin can provide power to the other circuitry when EN1 or EN2 pin is pulled Logic High, need to pay extra attention when use it. MOUT pin does NOT have short circuit protection due to the power switch M1 and M2 body diode, and the current drawn from MOUT pin also affects current limit setting accuracy at ILIM1 or ILIM2 pin. See Application Notes how to take power from the MOUT pin. | | 8,14 | VBUS2 | Bidirectional Input/Output Port 2. Connect VBUS2 to power supply input or output to the load. | | 9 | FLTB | Fault event indicator open drain output pin. A pull-up resistor is connected from FLTB pin to any voltage less than 28V. Active Low indicates input over-voltage, over-current and over-temperature fault events. | | 10 | SS | Soft-start time program pin. Connect a capacitor to ground to program the soft start time. | | 11 | ILIM1 | Port VBUS1 current limit program pin. Program the current limit of switch M1 (VBUS1 to MOUT) by connecting a resister from ILIMT1 to ground. ILIM1 pin can't be shorted to GND. If the system requires a single component fail safe, use 2 resistor in series to program current limit. | | 12 | VLIM | VBUS1 or VBUS2 Input over voltage protection threshold set pin. Program input over-voltage protection threshold (VOVP) by connecting a resister to ground. Typical VOVP=12x10µAxRVLIM. Recommend to set input over-voltage protection threshold range 5V to 24V. | | 13 | GND | Ground pin. | # 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **Typical Application (For USB Type-C PD Application)** ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **EN1 and EN2 Control Power-On Sequences** | EN1 | EN2 | Current Flow Direction | The Power Switch | n M1 and M2 States | |------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------| | EINI | EIVZ | Current Flow Direction | VBUS1 to MOUT M1 | VBUS2 to MOUT M2 | | Hi | Lo | VBUS1to MOUT | ON | OFF | | Lo | Hi | VBUS2 to MOUT | OFF | ON | | Hi | di Hi | EN1 Pulls Logic Hi First, VBUS1 to VBUS2 | ON | ON | | П | П | EN2 Pulls Logic Hi First, VBUS2 to VBUS1 | ON | ON | | Lo | Lo | Shutdown mode, no current flowing between VBUS1 and VBUS2.<br>Not to recommend drawing current from MOUT pin through the power<br>switch M1 or M2 body diode in the shutdown mode. | OFF | OFF | #### **Absolute Maximum Ratings** | Parameter | Value | Unit | |----------------------------------------------|-------------|------| | VBUS1, VBUS2 and MOUT to GND | -0.3~+30 | V | | VBUS1 to VBUS2 | -30~+30 | V | | EN1, EN2 and FLTB to GND | -0.3~+28 | V | | The other pins to GND | -0.3~+6.5 | V | | Pulsed Switch Current (<100us, Note 2 and 3) | 20 | А | | ESD, Human Body Model (HBM) | ±2000 | V | | Lead Temperature (Soldering 10s) | +260 | °C | | Junction Temperature Range | -40 to +150 | °C | | Storage Temperature Range | -65 to +150 | °C | #### Notes: - 1. Stress exceeding those listed "Absolute Maximum Ratings" may damage the device. - $\hbox{2: The maximum continuous current rating is limited by the package power dissipation.}\\$ - 3: Single pulse current width is limited by the maximum junction temperature $T_{\rm J}$ \_MAX=+150°C. #### Thermal information | Symbol | Value | Units | |--------------------------------------------------|-------|-------| | Maximum Power Dissipation (T <sub>A</sub> =25°C) | 1.8 | W | | Thermal Resistance ( $\theta_{_{JA}}$ ) | 55.12 | °C/W | | Thermal Resistance (θ <sub>,IC</sub> ) | 15.6 | °C/W | #### Note: - 1. Measured on JESD51-7, 4-Layer PCB. - 2. The maximum allowable power dissipation is a function of the maximum junction temperature $T_{J,MAK'}$ the junction to ambient thermal resistance $\theta_{J,K'}$ and the ambient temperature TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_{0,MMS} = (T_{J,MMK}^T T_{J,K}/\theta_{J,K'})$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. #### **Recommend Operating Conditions** | Symbol | Value | Units | |----------------------------|-------------|-------| | VBUS1, VBUS2 and FLTB | +3 to +24 | V | | Continuous Switch Current | 6 | А | | EN1 and EN2 | -0.3~24 | V | | DISC1 and DISC2 | -0.3~5.5 | V | | Junction Temperature Range | -40 to +125 | °C | **Notes:** The device is not guaranteed to function outside of the recommended operating conditions. # 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **Electrical Characteristics** $T_{_{A}} = +25^{\circ}\text{C, VBUS1=5V, R}_{_{\text{ILIM1}}} = R_{_{\text{ILIM2}}} = 5.1 \text{k}\Omega, \ R_{_{\text{VLIM}}} = 200 \text{k}\Omega \ \text{and} \ C_{_{\text{VBUS1}}} = C_{_{\text{VBUS2}}} = C_{_{\text{MOUT}}} = 0.1 \mu\text{F, unless otherwise specified (Note 1)}.$ | Symbol | Parameter | Test Conditions | Min | Nom | Max | Unit | |-------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|------|-----|-------| | $V_{BUS1}$ | | VBUS1 is input, and VBUS2 is output | 3 | | 24 | ., | | V <sub>BUS2</sub> | Input Voltage Range | VBUS2 is input and VBUS1 is output | 3 | | 24 | V | | | Order a sout Commant | VBUS1=5V~24V, V <sub>EN1</sub> =5V, V <sub>EN2</sub> =0V/5V | | 450 | 600 | | | l <sub>α</sub> | Quiescent Current | VBUS2=5V~24V, V <sub>EN2</sub> =5V, V <sub>EN1</sub> =0V/5V | | 450 | 600 | μΑ | | | Charleton Company | VBUS1=5V~24V, $V_{EN1} = V_{EN2} = 0V$ | | 10 | 20 | | | SHDN | Shutdown Current | VBUS2=5V~24V, $V_{EN1} = V_{EN2} = 0V$ | | 10 | 20 | μA | | V <sub>EN1/2_ON</sub> | EN1/2 Turn-on Threshold | EN1/EN2 Rising | 1.5 | | 24 | V | | $V_{\text{EN1/2\_OFF}}$ | EN1/2 Turn-off Threshold | EN1/EN2 Falling | | | 0.4 | V | | $T_{Delay}$ | EN1_HtoL to EN2_LtoH Transition Delay Time (Note 2) | EN1 Falling to EN2 Rising | 5 | | | msec | | $T_{Delay}$ | EN2_HtoL to EN1_LtoH Transition Delay Time (Note 2) | EN2 Falling to EN1 Rising | 5 | | | msec | | R <sub>EN1/2PD</sub> | EN1/2 Pull Down Resistance | | | 1 | - | MΩ | | | | VBUS1 is input and VBUS2 is output VBUS1 Rising | | 2.95 | | | | $V_{UVLO}$ | Input UVLO Threshold | VBUS2 is input, and VBUS1 is output VBUS2 Rising | | 2.95 | | V | | \/ | land the other sia | VBUS1 is input, VBUS1Falling | | 450 | | \/ | | $V_{HYS}$ | Input UVLO Hysteresis | VBUS2 is input, VBUS2Falling | | 450 | | mV | | + | Power On Delay Time | VBUS1 is input, $V_{EN1} = V_{EN2} = 0$ to high | | 500 | | uc | | t <sub>pwrdly</sub> | , | VBUS2 is input, $V_{EN1} = V_{EN2} = 0$ to high | | 500 | | μS | | R <sub>DS(ON)</sub> | VBUS1 to VBUS2 Power Switch On Resistance | VBUS1/VBUS2=5V~24V | | 24 | 40 | μS | | I <sub>LKG_SW</sub> | Power Switch Leakage Current | $V_{MOUT} = 24V, V_{VBUS1} = V_{VBUS2} = 0V$<br>$V_{EN1} = V_{EN2} = 0V$ | | | 10 | μΑ | | $K_{_{\rm ILIM1/2}}$ | Current Limit ILIM1/2 Setting Factor | I <sub>ILIM1/2</sub> =1A~6A | | 28 | | A*kΩ | | | | $R_{ILMT1/2}$ =28 k $\Omega$ | 0.9 | 1 | 1.1 | | | I <sub>LIM1/2</sub> | Current Limit | $R_{ILMT1/2}$ =9.33 k $\Omega$ | 2.7 | 3 | 3.3 | А | | | | $R_{ILMT1/2}=5.6k\Omega$ | 4.5 | 5 | 5.5 | | | K <sub>OVP</sub> | VBUS1/VBUS2 Input Over-voltage Protection (OVP) Threshold VLIM Setting Factor | $V_{OVP} = K_{OVP} * R_{VLIM} V_{OVP} = 5V \sim 24V$ | | 120 | | mV/KΩ | | I <sub>VLIM</sub> | VLIM Source Current | | | 10 | | μA | | VEIIVI | | VBUS1 is input, VBUS1 Rising R <sub>VILIM</sub> =50K | | | | | | | VBUS1/VBUS2 Input Over-voltage<br>Protection(OVP) threshold | VBUS2 is input, VBUS2 Rising,<br>R <sub>VILIM</sub> =50K | | 6 | | ., | | $V_{OVP}$ | Flotection(OVF) tilleshold | VBUS1 is input, VBUS1 Rising,<br>R <sub>VILIM</sub> =200K | | | | V | | | | VBUS2 is input, VBUS2 Rising,<br>R <sub>VILIM</sub> =200K | 21 | 24 | 27 | | | | | VBUS1 is input, VBUS1 Falling R <sub>VIIIM</sub> =50K | | . – | | | | | VBUS1/VBUS2 Input Over-voltage | VBUS2 is input, VBUS2 Falling, $R_{_{VII,IM}} = 50K$ | | 0.7 | | | | V <sub>OVPHYS</sub> | Protection(OVP) Threshold Hysteresis | VBUS1 is input, VBUS1 Falling R <sub>VILIM</sub> =200K | | 0.7 | | V | | | | VBUS2 is input, VBUS2 Falling,<br>R <sub>VILIM</sub> =200K | | 0.7 | | | # 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **Electrical Characteristics** $T_{A} = +25^{\circ}\text{C}, \text{VBUS1} = 5\text{V}, \text{ } R_{\text{ILIM1}} = \text{R}_{\text{ILIM2}} = 5.1\text{k}\Omega, \text{ } R_{\text{VLIM}} = 200\text{k}\Omega \text{ and } C_{\text{VBUS1}} = C_{\text{VBUS2}} = C_{\text{MOUT}} = 0.1\mu\text{F}, \text{ unless otherwise specified (Note 1) (Continued)}$ | Symbol | Parameter | Test Conditions | Min | Nom | Max | Unit | |-----------------------|-----------------------------------|--------------------------------------------------------------------|-----|------|-----|-------| | _ | Soft-start Time | C <sub>ss</sub> =100nF | | 16.7 | | 22.00 | | T <sub>ss</sub> | Soit-Start Time | SS Floating | | 0.8 | | msec | | I <sub>ss</sub> | SS Source Current | V <sub>SS</sub> =0V | | 2.5 | | μΑ | | $V_{FOL}$ | FLTB Output Low Voltage | Fault Event, I <sub>FLTB</sub> =1mA | | | 350 | mV | | l <sub>Flkg</sub> | FLTB Leakage Current | No Fault Event, V <sub>FLTB</sub> =24V | | 0.01 | 1 | μΑ | | T <sub>FLTBDLY1</sub> | FLTB Delay Time | Enter Current Limit or Short Circuit<br>Fault Event, Pull FLTB Low | | 3 | | msec | | T <sub>FLTBDLY2</sub> | FLTB Release Delay time | Exit Fault Event, Release FLTB HiZ | | 1.5 | | msec | | R <sub>DISC</sub> | VBUS1/VBUS2, Discharge resistance | EN1=Hi or EN2=Hi, DISCx=Hi | | 350 | | Ω | | V <sub>DISC_ON</sub> | DISC1/2 Logic High Threshold | DISC1/DISC2 Rising | 1.5 | | 5 | V | | V <sub>DISC_OFF</sub> | DISC1/2 Logic Low Threshold | DISC1/DISC2 Falling | | | 0.4 | V | | IDISLKG | DISC1/2 Input Leakage Current | V <sub>DISC1/DSIC2</sub> =0V | -1 | | 1 | μΑ | | IDISLKG | DISC1/2 Input Leakage Current | $V_{DISC1/DSIC2}$ =5V | | 6 | 9 | μΑ | | T <sub>SD</sub> | Thermal Shutdown Temperature | | | 150 | | °C | | T <sub>HYS</sub> | Thermal Shutdown Hysteresis | | | 25 | | °C | #### Note Figure 1. Quiescent Current Vs. Input Voltage Figure 2. Current Limit Vs. RILIM Resistor Value <sup>1:</sup> Limits are 100% production testes @ $T_A$ =+25°C, unless otherwise noted. Limits over the temperature range are guaranteed by design. <sup>2:</sup> Guaranteed by design Figure 3. Programmable Soft-Start Time (V<sub>RIIS1</sub> on, C<sub>SS</sub>=10nF) Figure 5. Input Over Voltage Protection $(V_{VBUS1}$ on, $R_{VLIM}$ =120k $\Omega$ ) Figure 6. Input Over Voltage Protection ( $V_{VBUS2}$ on, $R_{VLIM}$ =120k $\Omega$ ) Figure 7. VBUS1 Discharge(DISC1) Figure 8. VBUS2 Discharge(DISC2) ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting Figure 9. VBUS1 Short Circuit Protection Figure 10. VBUS1 Short Circuit Protection Recovery Figure 11. VBUS2 Short Circuit Protection Figure 12. VBUS2 Short Circuit Protection Recovery #### **Detailed Description** The LS24062RQ23 is an advanced bidirectional power switch with adjustable soft-start, adjustable current limit threshold, input undervoltage, adjustable input over-voltage, over-temperature and short circuit protections. The device features two input/output ports, VBUS1 and VBUS2, which are rated at 30V Absolute Maximum. Each port has independent enable, input over-voltage protection (OVP), external current limit setting and discharge functions. The device integrates two N-channel power switch M1 and M2 in series with a common drain output MOUT. When both EN1 and EN2 pin are pulled low, the device is in shutdown mode and turns off both power switch M1 and M2 to prevent current flowing between port VBUS1 and VBUS2. Users control EN1 and EN2 on sequence to set power switch M1 and M2 states and current flow direction. Refer to Table 1 EN1 and EN2 Power-On Sequence. The output voltage ramp up time is controlled by either the internal 0.8msec soft-start or external programmable soft-start with a capacitor between SS pin and GND. After a successful start-up sequence, the device actively monitors each power switch current to ensure that the overload current limit IILMT1/2 programmed by pin ILIM1/2 ILIM2 is not exceeded. The device monitors input voltage and turns off the power switch if the input voltage spike exceeds the input over-voltage threshold which is set by pin VLIM. Both current limit and input over-voltage protection keep the output device safe from the harmful input voltage and current transients. The device has a built-in thermal sensor. If the device junction temperature (T,) exceeds the thermal regulation point +125°C, the current limit will be decreased until T<sub>i</sub> is regulated around +125°C. In some deadly output short circuit events, and the device junction temperature (T<sub>x</sub>) quickly rises and exceeds the thermal shutdown threshold T<sub>SD</sub>, typically +150°C, the device will shut down two power switch M1 and M2 immediately to disconnect the load from the input supply. The LS24062RQ23 remains off during a cooling period until the junction temperature falls below T<sub>sn</sub>-25°C, after the device will attempt to restart. ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting ### **Application Information** #### Input/Output Bidirectional Port VBUS1/VBUS2 The LS24062RQ23 operates as a bidirectional switch which allows current flow either VBUS1 to VBUS2 or VBUS2 to VBUS1 depending on EN1/EN2 control sequence. VBUS1 or VBUS2 can be connected to the Adapter input power supply or output to periphery. The device automatically selects power from either VBUS1 or VBUS2 whichever is higher. The recommended VBUS1/VBUS2 input voltage range is 3V to 24V with 28V transient tolerance. Place a high quality 0.1µF in parallel with at least 22µFx2 or higher ceramic type X5R or X7R bypass capacitor at the VBUS1/VBUS2 pin to ground GND for proper decoupling. The capacitor voltage rating should exceed the maximum input voltage range. In the event of the short circuit with a long cable, the cable parasitic inductance and the output ceramic forms high Q LC-Tank. The short circuit high current slew rate di/dT may cause the port VBUS1/VBUS2 pin going negative voltage up to -10V. The VBUS1/VBUS2 pin negative voltage spike triggers ON the pin ESD diode and put voltage stress on the internal power switch. If the voltage difference between VBUS1 pin and VBUS2 pin exceeds 28V, the power switch will be permanently damaged. In order to limit VBUS1/VBUS2 pin negative voltage spike in the short circuit event, recommend to add an additional 470µF Electrolytic capacitor in parallel with output ceramic capacitors. Due to high ESR value of Electrolytic capacitor, the output parasitic L-C tank Q is damped. #### **USB Type-C Cable Short Circuit Protection** The VBUS1/VBUS2 pin of the LS24062RQ23 is connected to USB Type-C cable VBUS pin. When a USB cable is hot plugged in/out of the USB Type-C connector, large ground current could be seen at the VBUS pin. When the far end of a connected cable is short to ground for whatever reason, the OUT pin of the LS24062RQ23 could also see a large ground current. The large ground current with high slew rate di/dt can cause the LS24062RQ23 OUT pin going negative voltage up to -10V due to the USB Type-C cable parasitic inductance. The excessive negative voltage spike will trigger on the LS24062RQ23 internal OUT pin ESD diode and put voltage stress on the internal power switch. If the voltage difference between LS24062RQ23 IN pin and OUT pin exceeds 28V, the power switch will be permanently damaged. Recommend to place a Schottky diode as close as possible to LS24062RQ23's VBUS1 and VBUS2 pin to help absorb large GND current which may result in LS24062RQ23 false operation. Another method of clamping the VBUS negative voltage spike is to use a RC snubber. The RC snubber modifies the characteristic of total RLC response in the USB Type-C cable hot-plug from being underdamped to critically-damped or over-damped in the USB cable hot-plug. The RC snubber actually changes the hot-plug response, so the voltage on VBUS does not ring and the voltage is limited. However, the USB Type-C and Power Delivery specifications limit the range of capacitance that can be used on VBUS for the RC snubber. VBUS capacitance must have a minimum 1µF and a maximum of 10µF. The RC snubber values chosen support up to 4meter USB Type-C cable (maximum length allowed in the USB Type-C specification) being hot plugged, is to use 4.7µF capacitor in series with a 3.6-Ω resistor. In parallel with the RC snubber a 1µF capacitor is used, which always ensures the minimum USB Type-C VBUS capacitance specification is met. This VBUS1/VBUS2 clamping circuit is shown below in Figure 1. Figure 13. Clamp USB Type-C VBUS overshoot/undershoot with a Schottky Diode and RC Snubber ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### EN1 ( $V_{EN}$ 1) and EN2 ( $V_{EN}$ 2) Enable Control Enable interface pin EN1/EN2 has ON/OFF threshold of 1.5V (Min) and 0.4V (Max) respectively. EN1 controls the power switch M1 (VBUS1 to MOUT), and EN2 controls the power switch M2 (VBUS2 to MOUT). Pull both EN1 and EN2 pin low below OFF threshold (<0.4V) to disable the power switch and all protection circuits, and the device is in the low power shutdown mode and draws only 10µA current from the input supply. There is an internal 1MegΩ pull-down resistor to ensure the power switch OFF if EN1/EN2 pin is floated. EN1/EN2 pin can tolerate maximum 28V voltage spike. EN1 and EN2 set power on sequence and current flow direction shown in the Table 1. To ensure correct power switch turning on sequence, keep EN1\_HtoL to EN2\_LtoH transition delay1 time ≥5ms; and EN2\_HtoL to EN1\_LtoH transition delay2 time ≥5ms as shown in Figure2 below. Figure 2. EN1 and EN2 Timing Control Diagram #### Over-voltage Protection (OVP) The LS24062RQ23 constantly monitors the supply voltage of VBUS1 and VBUS2, and it disables the power switch and pulls FLTB pin LOW to report the fault condition in case voltage on VBUS1 or VBUS2 exceeding the external programmed the over-voltage protection threshold VOVP. Once the VBUS1 and VBUS2 voltage drops below input over-voltage threshold $V_{OVP}$ and no other protection circuit is active, the power switch resumes ON. An external resistor $R_{VLIM}$ is connected from VLIM pin to GND to set the over-voltage protection threshold $V_{OVP}$ . The device sources typical 10 $\mu$ A to VLIM pin. The voltage drop $V_{VLIM}$ across the RVLIM resistor externally adjusts the over-voltage threshold from 5V to 24V using Equation (1): $$V_{\text{OVP}} = K_{\text{OVP}} \times V_{\text{VIIM}} = 12 \times 10 \,\mu\,\text{A} \times R_{\text{VIIM}}$$ .....(1) The recommended input over-voltage threshold setting is shown in the Table 1. | R <sub>VLIM</sub> (kΩ) | 45.8 | 82.5 | 137.5 | 183.3 | 200 | |----------------------------------|------|------|-------|-------|-----| | Input Over-voltage Threshold (V) | 5.5 | 9.9 | 16.5 | 22 | 24 | Over-voltage Protection Threshold Setting by an External Resistor R<sub>VIII</sub> #### **Soft Start** When EN1 and EN2 are asserted high, the soft start control circuitry controls the gate voltage of the power switch in a manner such that the output voltage is ramped up linearly until it reaches input voltage level during power on. The in-rush current at power-on is limited by the regulated output voltage ramp up rate through the soft-start time. The built-in internal soft-start time is typical 0.8msec. If users prefer the soft-start time longer than 0.8msec, connect an external capacitor CSS between SS pin and ground to re-adjust the soft-start time. The external soft-start time is approximately calculated by Equation (2): $$T_{SS} = C_{SS} \times 1.67 \times 10^5$$ (2) The recommended soft-start time setting is shown in the Table 2. | CSS Value (nF) | None or < 4.7nF | 10 | 33 | 47 | 100 | |----------------------------|-----------------|-----|-----|-----|------| | Soft-start Time TSS (msec) | 0.8 | 1.6 | 5.5 | 7.8 | 16.7 | Soft-start Time Setting by An External Capacitor CSS ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **Current Limit ILIM1/ILIM2** For current limited adaptors or power sources, users can program the input current limit level to prevent the load current overload the source. The LS24062RQ23 different current direction current limit is independently set with external resistors connected between ILIM1/ ILIM2 and GND. The power switch M1 (VBUS1 to MOUT) current limit is programmed by the ILIM1 resistor RILIM1, and the power switch M2(VBUS2 to MOUT) is programmed by the ILIM2 resistor RILIM2. If over-load occurs, the internal circuitry limits the current based on the value of RILIM½ and pulls FLTB pin LOW to report the fault condition. ILIM1 or ILIM2 pin can't be short to GND. If the system requires a single component fail safe, use 2 resistor in series to program input current limit. The current limit resistor RILIM is selected with Equation (3). $$R_{\text{ILIM 1/2}} = \frac{K_{\text{ILIM}}}{I_{\text{ILIM 1/2}}} = \frac{28 \, A * k\Omega}{I_{\text{ILIM 1/2}}}.....(3)$$ The common current limit threshold setting is shown in the Table 3. | $R_{ILIM}^{}\left(k\Omega\right)$ | 28 | 14 | 9.33 | 7 | 5.6 | 4.6 | |-------------------------------------|-----|-----|------|-----|-----|-----| | Current Limit I <sub>IIIM</sub> (A) | 1.0 | 2.0 | 3.0 | 4.0 | 5.0 | 6.0 | #### Current Limit Setting by an External Resistor R System design need to select output capacitor so that during start-up, load current plus output capacitor charging current should not exceed set current limit, otherwise it might trigger current limit and cause restart. In applications where high output capacitance is required or there might be short pulses of high load current which exceed the set current limit, a capacitor CILIM can be placed in parallel with RLIM. CILIM will provide a delay for over current triggering so the load switch can pass high current during this delay time. To be noticed though, during the delay time, LS24062RQ23 internal current limit is still activated. Care should be taken to prevent switch current exceed this limit. #### **Short Circuit Protection** The LS24062RQ23 integrates a fast-trip comparator to quickly turn off the power switch when VBUS1 or VBUS2 is shorted to ground. The device operates hiccup mode in short circuit protection. Once the short circuit fault is detected, the power switch is turned off and is forced off for a given time. At the end of the predetermined time, a restart attempt is made by soft-starting the power switch. If the overload condition has been removed, the power switch will turn on and operate normally; otherwise, the device will see another over-current event and shut off the power switch again, repeating the previous cycle. The excess heat due to overload lasts for only a short duration in the hiccup cycle, hence the junction temperature of the power devices is much lower. #### Thermal Foldback and Thermal Shutdown Protection The LS24062RQ23 continuously monitors the current and keeps it limited to the value programmed by $R_{ILIM1}/R_{ILIM2}$ . In the normal operation or current limit protection mode, If power dissipation in the internal MOSFET PD = $|V_{VBUS1} - V_{VBUS2}| \times I_{LOAD}$ is too high, LS24062RQ23 will engage thermal foldback to reduce the current limit value so that the junction temperature $(T_j)$ is maintained around +125°C. Figure 4. shows thermal foldback current limit. In some deadly output short circuit events, the output voltage drops with current limit $I_{ILIM1}/I_{ILIM2}$ . It will result in the increasing junction temperature $T_j$ with the increased power consumption and the device junction temperature $(T_j)$ quickly rises and exceeds the thermal shutdown threshold $T_{SD}$ , typically +150°C, the device will shut down the power switch and disconnect the load from the supply. The LS24062RQ23 remains off during a cooling period until the junction temperature falls below $T_{SD}$ -20°C, after the device will attempt to restart. ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting Figure 14. Thermal Foldback Current Limit #### **Fault Indicator FLTB** The FLTB is an open-drain output that requires an external pull-up resistor connected to any voltage less than 28V. The pull up resistor value is recommended to be $10k\Omega$ to $1000k\Omega$ . FLTB pin indicates the state of the power switch. When no fault is detected and power switch is conducting, FLTB stays at high impedance HiZ. The device generates a warning flag and FLTB output low whenever one of the following fault event occurs: VBUS1/ VBUS2 over-voltage, over current limit, short circuit and over-temperature. And FLTB output change to be low with typical 3msec de-glitch time when over current or short circuit event occurs. The FLTB signal remains at 'low' until the device exits from the fault events with typical 1.5msec de-glitch time. #### **VBUS1/VBUS2 Port Discharge Function** The port VBUS1 discharge function is controlled by an external control input DISC1, and the port VBUS2 discharge function is controlled by an external control input DISC2 (DISC%=Hi, Discharge VBUS% to GND; DISC%=Lo. Disable VBUS% discharge function). The internal discharge resistance is around 190 $\Omega$ . #### **Take Power from MOUT Pin** The LS24062RQ23 integrates two N-channel power switch M1 and M2 in series with a common drain output MOUT. Although MOUT pin can provide power to the other circuitry when EN1/EN2 pin is pulled high, need to pay extra attention when use it. Bypass MOUT to GND with a minimum 0.1µF MLCC capacitor if MOUT pin is used. The current drawn from MOUT pin affects current limit setting accuracy at ILIM1/ILIM2 pin. Due to body diode of the power switch M1 and M2, MOUT pin is NOT protected from over-load and short circuit fault events. Whenever the supply voltage is applied on VBUS1 or VBUS2 pin, MOUT will follow the supply voltage through either the power switch M1/M2 or M1/M2 body diode. When a short circuit occurs on the MOUT pin, the current can NOT be limited by the LS24062RQ23. If over load or short circuit protection is required for the MOUT pin, recommend to add a load switch between MOUT pin and any downstream circuits. #### **Soldering Parameters** | Average ramp up rate (Tsmin toT <sub>p</sub> ) | | 1~2°C/second,<br>3°C/second max. | | |------------------------------------------------|--------------------------------------------------------------|----------------------------------|--| | | -Temperature Min (T <sub>s(min)</sub> ) | 150°C | | | Preheat &<br>Soak | - Temperature Max (T <sub>s(max)</sub> ) | 200°C | | | Oouk | -Time (min to max) (t <sub>s</sub> ) | 60 – 120 secs | | | Time | - Temperature(T <sub>L</sub> ) | 217°C | | | maintained above | -Time(t <sub>L</sub> ) | 60~150 seconds | | | Peak Temper | Peak Temperature (T <sub>p</sub> ) | | | | | Time within 5°C of actual peak Temperature (t <sub>n</sub> ) | | | | Ramp-down | 6°C/second max | | | | Time 25°C to | 8 minutes Max. | | | #### Note: - 1. Tolerance for peak profile Temperature(T<sub>o</sub>) is defined as a supplier minimum and a user maximum. - 2.Tolerance for time at peak profile temperature (t<sub>p</sub>)is defined as a supplier minimum and a user maximum. #### Pb-free Process – Classification Temperatures (T<sub>c</sub>) | Package<br>Thickness | Volume<br>mm³<br><350 | Volume<br>mm³<br>350-2000 | Volume<br>mm³<br>>2000 | |----------------------|-----------------------|---------------------------|------------------------| | <1.6mm | 260°C | 260°C | 260°C | | 1.6mm-2.5mm | 260°C | 250°C | 245°C | | >2.5mm | 250°C | 245°C | 245°C | # 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **Application 1 Schematic (example)** #### **Bill of Materials** | Qty | Ref | Value | Description | Package | |-----|------------------|-------------|-----------------------------|------------| | 2 | CBUS1 | 22 µF | Ceramic Capacitor, 50V, X5R | 1206 | | 1 | CBUS1 | 470 μF | Electrolytic Capacitor, 50V | 8x12mm | | 2 | CMOUT | 22 µF | Ceramic Capacitor, 50V, X5R | 1206 | | 1 | CMOUT | 0.1 μF | Ceramic Capacitor, 50V, X5R | 0603 | | 2 | CBUS2 | 22 µF | Ceramic Capacitor, 50V, X5R | 1206 | | 1 | CBUS2 | 470 μF | Electrolytic Capacitor, 50V | 8x12mm | | 1 | CSS | 10 nF | Ceramic Capacitor, 10V, X5R | 0603 | | 2 | RLIMIT1, RLIMIT2 | 8.2 kΩ | Resistor, ±1% | 0603 | | 1 | RFLTB | 10 kΩ | Resistor, ±1% | 0603 | | 1 | Power IC | LS24062RQ23 | eFuse | QFN2.5x3.2 | # 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting ### VBUS1 VBUS 2 VBUS VBUS2 LS24062 **Control Circuit** Rlimit 2 ₹8.2K VLIM 200 kΩ Current Limit 3.5A Current Limit 3.5A SS FLTB GND 10nF **≥**10kΩ 1.6 mS ### Application 2 Schematic (example) for USB Type-C Application #### **Bill of Materials** | Qty | Ref | Value | Description | Package | |-----|-------------------------------------------|-------------|-----------------------------|------------| | 2 | $C_{_{\rm IN2}}$ , $C_{_{\rm OUT1}}$ | 1 μF | Ceramic Capacitor, 50V, X5R | 805 | | 3 | $C_{IN1}$ , $C_{OUT2}$ , $C_{MOUT2}$ | 4.7 µF | Ceramic Capacitor, 50V, X5R | 805 | | 1 | C <sub>MOUT1</sub> | 0.1 μF | Ceramic Capacitor, 50V, X5R | 603 | | 2 | R <sub>IN1,</sub> R <sub>OUT2</sub> | 3.6 kΩ | Resistor, ±1% | 805 | | 2 | $D_1$ , $D_2$ | SL34PL | Schottky Diode | 1206 | | 1 | C <sub>ss</sub> | 10 nF | Ceramic Capacitor, 10V, X5R | 603 | | 2 | R <sub>LIMIT1</sub> , R <sub>LIMIT2</sub> | 8.2 kΩ | Resistor, ±1% | 603 | | 1 | R <sub>FLTB</sub> | 10 kΩ | Resistor, ±1% | 603 | | 1 | R <sub>VLIM</sub> | 200 kΩ | Resistor, ±1% | 603 | | 1 | Power IC | LS24062RQ23 | eFuse | QFN2.5x3.2 | ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting #### **Layout Guidelines** Good PCB layout is important for improving the thermal and overall performance of LS24062RQ23. To optimize the switch response time to output short-circuit conditions, keep all traces as short as possible to reduce the effect of Power/GND trace parasitic inductance (as below red line) and add the EC capacitor (470 $\mu$ F) at VBUS1/VBUS2 to GND to compensate the unwanted parasitic inductance of power line (ex: USB Type C line). - Place the input and output bypass capacitors as close as possible to the VBUS1 and VBUS2 and MOUT pins. - IN, MOUT and OUT pins connected as below Figure 8 pattern to reduce impedance improving the power loss - Use a ground plane to enhance the power dissipation capability of the LS24062RQ23. Figure 15. Keep all red line traces as short as possible to reduce the effect of trace parasitic inductance. Figure 16. IN, MOUT and OUT pins connected to reduce impedance improving the power loss. ### 24V 6A Bidirectional eFuse with Dual Port Independent Current Limit Setting # #### Millimeters Inches Dimension Min Max Min Max 0.80 Α 0.70 0.028 0.031 Α1 0.00 0.05 0.000 0.002 0.20 0.30 0.008 0.012 b b1 0.12 0.23 0.005 0.009 D 2.40 2.60 0.094 0.102 Ε 3.10 3.30 0.122 0.130 0.60 BSC 0.024 BSC е 0.50 BSC e1 0.020 BSC 0.30 0.012 0.50 0.020 L1 0.70 0.028 0.90 0.035 L2 0.52 REF 0.020 REF \* BSC = Basic Spacing between Centers Recommended Soldering Pad Layout #### Carrier Tape & Reel Specification — QFN 16L 2.5x3.2mm | Symbol | Millimeters | | |--------|-------------|--| | Α | 4.0 | | | В | 1.5 | | | С | 12.0 | | | D | 8.0 | | | E | 13 inch | | | F | 13.0 | | #### **Ordering Information** | Part Number | Component Package | Quantity | Packaging Option | |-------------|-------------------|----------|------------------| | LS24062RQ23 | QFN 16L 2.5x3.2mm | 5000 | Tape & Reel | Product Disclaimer - Littelfuse products are not designed for, and shall not be used for, any purpose (including, without limitation, automotive, military, aerospace, medical, life-saving, life-sustaining or nuclear facility applications, devices intended for surgical implant into the body, or any other application in which the failure or lack of desired operation of the product may result in personal injury, death, or property damage) other than those expressly set forth in applicable Littelfuse product documentation. Warranties granted by Littelfuse shall be deemed void for products used for any purpose not expressly set forth in applicable Littelfuse documentation. Littelfuse shall not be liable for any claims or damages arising out of products used in applications not expressly intended by Littelfuse as set forth in applicable. Littelfuse documentation. The sale and use of Littelfuse products used in applicable sale and use of Littelfuse products used in applicable sale and use of Littelfuse products used in applicable sale and use of Littelfuse products used in applicable sale littelfuse as set forth in applicable sale and use of Littelfuse products used in applicable sale and use of Littelfuse products used in applicable sale littelfuse as set forth in applicable sale and use of Littelfuse products used in applicable sale littelfuse as set forth sale littelfuse as set forth in applicable sale littelfuse as set forth in applicable sale littelfuse sale littelfuse as set forth in applicable sale littelfuse sale littelfuse as set forth in applicable sale lit