# DS90UH302Q



# 24-bit Color FPD-Link III Deserializer with HDCP

### **General Description**

The DS90UH302Q deserializer, in conjunction with the DS90UH301Q serializer, provides a solution for secure distribution of content-protected digital video within automotive entertainment systems. This chipset translates a parallel RGB video Interface into a single pair high-speed serialized interface. The digital video data is protected using the industry standard HDCP copy protection scheme. The serial bus scheme, FPD-Link III, supports full duplex of high speed forward data transmission and low speed backchannel communication over a single differential link. Consolidation of video data and control over a single differential pair reduces the interconnect size and weight, while also eliminating skew issues and simplifying system design.

The DS90UH302Q deserializer recovers the RGB data, three video control signals and three synchronized I2S audio signals. It extracts the clock from a high speed serial stream. An output LOCK pin provides the link status if the incoming data stream is locked, without the use of a training sequence or special SYNC patterns, as well as a reference clock.

The DS90UH302Q deserializer has a 31-bit parallel LVCMOS output interface to accommodate the RGB, video control, and audio data.

An adaptive equalizer optimizes the maximum cable reach. EMI is minimized by output SSC generation (SSCG) and enhanced progressive turn-on (EPTO) features.

The HDCP cipher engine is implemented in both the serializer and deserializer. HDCP keys are stored in on-chip memory.

### **Features**

- Integrated HDCP cipher engine with on-chip key storage
- Bidirectional control interface channel interface with I2C compatible serial control bus
- RGB888 + VS, HS, DE and synchronized I2S audio supported
- 15 to 45MHz PCLK supported
- Single 3.3V Operation with 1.8V or 3.3V compatible LVCMOS I/O interface
- AC-coupled STP Interconnect up to 10 meters
- Parallel LVCMOS video outputs
- I2C compatible serial control bus for configuration
- DC-balanced & scrambled Data w/ Embedded Clock
- Adaptive cable equalization
- Supports HDCP repeater application
- @SPEED Link BIST Mode and LOCK status pin
- Image Enhancement (White Balance) and Internal pattern generation
- EMI Minimization (SSCG and EPTO)
- Low power modes minimize power dissipation
- Automotive grade product: AEC-Q100 Grade 2 qualified
- >8kV HBM and ISO 10605 ESD rating

### Applications

- Automotive Display for Navigation
- Rear Seat Entertainment Systems



Applications Diagram

TRI-STATE® is a registered trademark of National Semiconductor Corporation.



### DS90UH302Q Pin Diagram



# **Pin Descriptions**

| Pin Name            | Pin #           | I/O, Type           | Description                                                                                  |
|---------------------|-----------------|---------------------|----------------------------------------------------------------------------------------------|
| LVCMOS Par          | allel Interface |                     |                                                                                              |
| R[7:0]              | 33, 34, 35, 36, | O, LVCMOS           | RED Parallel Interface Data Output Pins                                                      |
|                     | 37, 39, 40, 41  | w/ pull down        | Leave open if unused.                                                                        |
|                     |                 | , pan ao            | R0 can optionally be used as GPIO0 and R1 can optionally be used as GPIO1.                   |
| G[7:0]              | 20, 21, 22, 23, | O, LVCMOS           | GREEN Parallel Interface Data Output Pins                                                    |
|                     | 25, 26, 27, 28  | w/ pull down        | Leave open if unused.                                                                        |
|                     | ,,,             |                     | G0 can optionally be used as GPIO2 and G1 can optionally be used as GPIO3.                   |
| B[7:0]              | 9, 10, 11, 12,  | O, LVCMOS           | BLUE Parallel Interface Data Output Pins                                                     |
|                     | 14, 17, 18, 19  | w/ pull down        | Leave open if unused.                                                                        |
|                     | , , ,           |                     | B0 can optionally be used as GPO_REG4 and B1 can optionally be used as GPO_REG5.             |
| нs                  | 8               | O, LVCMOS           | Horizontal Sync Output Pin                                                                   |
|                     | Ŭ               | w/ pull down        | Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the        |
|                     |                 | , pan ao            | Control Signal Filter is enabled. There is no restriction on the minimum transition pulse    |
|                     |                 |                     | when the Control Signal Filter is disabled. The signal is limited to 2 transitions per 130   |
|                     |                 |                     | PCLKs.                                                                                       |
|                     |                 |                     | See Table 8.                                                                                 |
| vs                  | 7               | O, LVCMOS           | Vertical Sync Output Pin                                                                     |
|                     | ,               | w/ pull down        | Video control signal is limited to 1 transition per 130 PCLKs. Thus, the minimum pulse width |
|                     |                 | w pui down          | is 130 PCLKs.                                                                                |
| DE                  | 6               | O, LVCMOS           | Data Enable Output Pin                                                                       |
|                     | Ŭ               | w/ pull down        | Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the        |
|                     |                 | w/ puil down        | Control Signal Filter is enabled. There is no restriction on the minimum transition pulse    |
|                     |                 |                     | when the Control Signal Filter is disabled. The signal is limited to 2 transitions per 130   |
|                     |                 |                     | PCLKs.                                                                                       |
|                     |                 |                     | See Table 8.                                                                                 |
| PCLK                | 5               | O, LVCMOS           | Pixel Clock Output Pin                                                                       |
|                     |                 | w/ pull down        | Strobe edge set by RFB configuration register. See Table 8.                                  |
| I2S_CLK,            | 1, 30, 45       | O, LVCMOS           | Digital Audio Interface Data Output Pins                                                     |
| 125_0ER,<br>12S_WC, | 1, 30, 43       | w/ pull down        | Leave open if unused.                                                                        |
| 120_00,<br>12S_DA   |                 | w/ puil down        | I2S_CLK can optionally be used as GPO_REG8, I2S_WC can optionally be used as                 |
|                     |                 |                     | GPO_REG7, and I2S_DA can optionally be used as GPO_REG6.                                     |
| MCLK                | 60              | O, LVCMOS           | I2S Master Clock Output                                                                      |
|                     |                 | w/ pull down        | x1, x2, or x4 of I2S_CLK Frequency.                                                          |
| Optional Par        | allel Interface | pail ao ini         |                                                                                              |
| GPIO[3:0]           | 27, 28, 40, 41  | I/O,                | Standard General Purpose IOs                                                                 |
|                     | 27, 20, 40, 41  | LVCMOS              | Available only in 18-bit color mode, and set by MODE_SEL or configuration register.          |
|                     |                 | w/ pull down        | See Table 8                                                                                  |
|                     |                 | w/ puil down        | Leave open if unused                                                                         |
|                     |                 |                     | Shared with G1, G0, R1 and R0.                                                               |
| GPO_REG             | 1, 30, 45, 18,  | O, LVCMOS           | General Purpose Outputs and set by configuration register. See <i>Table 8</i>                |
| [8:4]               | 1, 30, 43, 18,  | w/ pull down        | Shared with I2S_CLK, I2S_WC, I2S_DA or B1, B0.                                               |
|                     |                 | -                   |                                                                                              |
| INTB_IN             | 16              | Input,<br>LVCMOS w/ | Interrupt Input<br>Shared with BISTC.                                                        |
|                     |                 |                     |                                                                                              |
| Control             |                 | pull-down           |                                                                                              |
| Control             | 50              |                     | Devuer devue Mede Innut Din                                                                  |
| PDB                 | 59              | I, LVCMOS           | Power-down Mode Input Pin                                                                    |
|                     |                 | w/ pull-down        | PDB = H, device is enabled (normal operation)                                                |
|                     |                 |                     | Refer to "Power Up Requirements and PDB Pin" in the Applications Information Section.        |
|                     |                 |                     | PDB = L, device is powered down.                                                             |
|                     |                 |                     | When the device is in the POWER DOWN state, the LVCMOS Outputs are in TRI-STATE,             |
|                     |                 |                     | the PLL is shutdown and IDD is minimized.                                                    |



| Pin Name              | Pin #           | I/O, Type    | Description                                                                           |
|-----------------------|-----------------|--------------|---------------------------------------------------------------------------------------|
| OEN                   | 31              | Input,       | Output Enable Pin                                                                     |
| OLIN                  | 01              | LVCMOS w/    | See Table 2.                                                                          |
|                       |                 | pull-down    |                                                                                       |
| OSS_SEL               | 46              | Input,       | Output Sleep State Select Pin                                                         |
|                       |                 | LVCMOS w/    | See <i>Table 2</i> .                                                                  |
|                       |                 | pull-down    |                                                                                       |
| MODE_SEL              | 15              | I, Analog    | Device Configuration Select                                                           |
| _                     |                 |              | See Table 3.                                                                          |
| BISTEN                | 44              | I, LVCMOS    | BIST Enable Pin                                                                       |
|                       |                 | w/ pull-down | 0: BIST Mode is disabled.                                                             |
|                       |                 |              | 1: BIST Mode is enabled.                                                              |
| BISTC                 | 16              | I, LVCMOS    | BIST Clock Select                                                                     |
|                       |                 | w/ pull-down | Shared with INTB_IN.                                                                  |
|                       |                 |              | 0: PCLK                                                                               |
|                       |                 |              | 1: 33MHz                                                                              |
| 12C                   |                 |              |                                                                                       |
| IDx                   | 56              | I, Analog    | I2C Serial Control Bus Device ID Address Select                                       |
|                       |                 | _            | External pull-up to V <sub>DD33</sub> is required under all conditions, DO NOT FLOAT. |
|                       |                 |              | Connect to external pull-up and pull-down resistor to create a voltage divider.       |
|                       |                 |              | See Figure 19.                                                                        |
| SCL                   | 3               | I/O,         | I2C Clock Input / Output Interface                                                    |
|                       |                 | LVCMOS       | Must have an external pull-up to V <sub>DD33</sub> , DO NOT FLOAT.                    |
|                       |                 | Open Drain   | Recommended pull-up: 4.7kΩ.                                                           |
| SDA                   | 2               | I/O,         | I2C Data Input / Output Interface                                                     |
| 02/1                  | _               | LVCMOS       | Must have an external pull-up to V <sub>DD33</sub> , DO NOT FLOAT.                    |
|                       |                 | Open Drain   | Recommended pull-up: $4.7 k\Omega$ .                                                  |
| Status                |                 | 1 '          |                                                                                       |
| LOCK                  | 32              | O, LVCMOS    | LOCK Status Output Pin                                                                |
| LOOK                  | 52              | w/ pull down | ·                                                                                     |
|                       |                 |              | OEN. May be used as Link Status or Display Enable                                     |
|                       |                 |              | 1: PLL is Locked, outputs are active                                                  |
| PASS                  | 42              | O, LVCMOS    |                                                                                       |
| 17100                 | -12             | w/ pull down |                                                                                       |
|                       |                 |              | 1: ERROR FREE Transmission                                                            |
|                       |                 |              | Leave Open if unused. Route to test point (pad) recommended.                          |
| FPD-Link III S        | Serial Interfac | <br>P        |                                                                                       |
| RIN+                  | 49              | I, LVDS      | True Input                                                                            |
|                       | -10             | 1, 2000      | The interconnection should be AC Coupled to this pin with a $0.1\mu$ F capacitor.     |
| RIN-                  | 50              | I, LVDS      | Inverting Input                                                                       |
| 11111-                | 50              | 1, 2000      | The interconnection should be AC Coupled to this pin with a $0.1\mu$ F capacitor.     |
|                       | 50              |              |                                                                                       |
| CMLOUTP               | 52              | O, LVDS      | True CML Output<br>Monitor point for equalized differential signal.                   |
|                       | 50              | 0.11/50      |                                                                                       |
| CMLOUTN               | 53              | O, LVDS      | Inverting CML Output                                                                  |
| 0145                  |                 | A            | Monitor point for equalized differential signal.                                      |
| CMF                   | 51              | Analog       | Common Mode Filter                                                                    |
|                       |                 |              | Connect 0.1µF capacitor to GND.                                                       |
| Power and G           |                 | 1            |                                                                                       |
| V <sub>DD33_A</sub> , | 48,             | Power        | Power to on-chip regulator 3.0V - 3.6V                                                |
| V <sub>DD33_B</sub>   | 29              |              | Requires 4.7µF to GND at each VDD pin.                                                |
| V <sub>DDIO</sub>     | 13,             | Power        | LVCMOS I/O Power 1.71V - 1.89V OR 3.0V - 3.6V                                         |
|                       | 24,             |              | Requires 4.7µF to GND at each V <sub>DDIO</sub> pin.                                  |
|                       | 38              |              |                                                                                       |
| GND                   | DAP             | Ground       | DAP is the large metal contact at the bottom side, located at the center of the LLP   |
| 0                     |                 |              |                                                                                       |

| Pin Name     | Pin #               | I/O, Type | Description                                           |  |  |  |  |
|--------------|---------------------|-----------|-------------------------------------------------------|--|--|--|--|
| Regulator Ca | Regulator Capacitor |           |                                                       |  |  |  |  |
| CAPR12,      | 55, 57, 58          | CAP       | Decoupling capacitor connection for on-chip regulator |  |  |  |  |
| CAPP12,      |                     |           | Requires a 4.7µF to GND at each CAP pin.              |  |  |  |  |
| CAPI2S       |                     |           |                                                       |  |  |  |  |
| CAPL12       | 4                   | CAP       | Decoupling capacitor connection for on-chip regulator |  |  |  |  |
|              |                     |           | Requires two 4.7µF to GND at this CAP pin.            |  |  |  |  |
| Others       |                     | •         |                                                       |  |  |  |  |
| NC           | 54                  | NC        | No Connect                                            |  |  |  |  |
|              |                     |           | This pin may be left open or tied to any level.       |  |  |  |  |
| RES[1:0]     | 43, 47              | GND       | Reserved                                              |  |  |  |  |
|              |                     |           | Tie to Ground.                                        |  |  |  |  |

The VDD (V\_{\text{DD33}} and V\_{\text{DDIO}}) supply ramp should be faster than 1.5ms with a monotonic rise.

# **Block Diagram**



# **Ordering Information**

| NSID                  | Package Description                                 | Quantity        | SPEC            | Package ID   |
|-----------------------|-----------------------------------------------------|-----------------|-----------------|--------------|
| DS90UH302QSQE         | 60-pin LLP, 9.0 X 9.0 X 0.8 mm, 0.5 mm pitch        | 250             | NOPB            | SQA60B       |
| DS90UH302QSQ          | 60-pin LLP, 9.0 X 9.0 X 0.8 mm, 0.5 mm pitch        | 1000            | NOPB            | SQA60B       |
| DS90UH302QSQX         | 60-pin LLP, 9.0 X 9.0 X 0.8 mm, 0.5 mm pitch        | 2500            | NOPB            | SQA60B       |
| Note: Automotive Grad | (0) product incorporates enhanced manufacturing and | support process | e for the autom | otivo markot |

Note: Automotive Grade (Q) product incorporates enhanced manufacturing and support processes for the automotive market, including defect detection methodologies. Reliability qualification is compliant with the requirements and temperature grades defined in the AEC Q100 standard. Automotive Grade products are identified with the letter Q. For more information go to http://www.ti.com/automotive.



# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

| Supply Voltage – V <sub>DD33</sub>                                     | -0.3V to +4.0V                      |
|------------------------------------------------------------------------|-------------------------------------|
| Supply Voltage – V <sub>DDIO</sub>                                     | -0.3V to +4.0V                      |
| LVCMOS I/O Voltage                                                     | -0.3V to (V <sub>DDIO</sub> + 0.3V) |
| Deserializer Input Voltage                                             | -0.3V to +2.75V                     |
| Junction Temperature                                                   | +150°C                              |
| Storage Temperature                                                    | –65°C to +150°C                     |
| 60 LLP Package                                                         |                                     |
| Maximum Power Dissipation Capacity at 25°C                             |                                     |
| Derate above 25°C                                                      | 1/ θ <sub>JA</sub> °C/W             |
| $\theta_{JA}$                                                          | 31 °C/W                             |
| θ <sub>JC</sub>                                                        | 2.4 °C/W                            |
| ESD Rating (IEC, powered-up only), $R_D = 330\Omega$ , $C_S = 150pF$   |                                     |
| Air Discharge                                                          |                                     |
| (R <sub>IN+</sub> , R <sub>IN-</sub> )                                 | ≥±15 kV                             |
| Contact Discharge                                                      |                                     |
| (R <sub>IN+</sub> , R <sub>IN-</sub> )                                 | ≥±8 kV                              |
| ESD Rating (ISO10605), R <sub>D</sub> = 330Ω, C <sub>S</sub> = 150pF   |                                     |
| Air Discharge                                                          |                                     |
| $(R_{IN+}, R_{IN-})$                                                   | ≥±15 kV                             |
| Contact Discharge                                                      |                                     |
| (R <sub>IN+</sub> , R <sub>IN-</sub> )                                 | ≥±8 kV                              |
| ESD Rating (ISO10605), $R_{D} = 2k\Omega$ , $C_{S} = 150 \& 330pF$     | 1                                   |
| Air Discharge                                                          | N. 15 10/                           |
| (R <sub>IN+</sub> , R <sub>IN-</sub> )                                 | ≥±15 kV                             |
| Contact Discharge<br>(R <sub>IN+</sub> , R <sub>IN-</sub> )            | ≥±8 kV                              |
| ESD Rating (HBM)                                                       | ≥±8 kV                              |
| ESD Rating (CDM)                                                       | ≥±0 KV<br>≥±1.25 kV                 |
| ESD Rating (MM)                                                        |                                     |
|                                                                        | ≥±250 V                             |
| For soldering specifications:<br>see products folder at www.ti.com and |                                     |
| www.ti.com/lit/an/snoa549c/snoa549c.pdf                                |                                     |

# **Recommended Operating Conditions**

|                                                     | Min  | Nom | Max  | Units             |
|-----------------------------------------------------|------|-----|------|-------------------|
| Supply Voltage (V <sub>DD33</sub> )                 | 3.0  | 3.3 | 3.6  | V                 |
| LVCMOS Supply Voltage (V <sub>DDIO</sub> )          | 3.0  | 3.3 | 3.6  | V                 |
| OR                                                  |      |     |      |                   |
| LVCMOS Supply Voltage (V <sub>DDIO</sub> )          | 1.71 | 1.8 | 1.89 | V                 |
| Operating Free Air<br>Temperature (T <sub>A</sub> ) | -40  | +25 | +105 | °C                |
| PCLK Frequency                                      | 15   |     | 45   | MHz               |
| Supply Noise ( <i>Note 7</i> )                      |      |     | 100  | mV <sub>P-P</sub> |

## **DC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (Note 2, Note 3, Note 4)

| Symbol             | Parameter                                       | Conc                             | litions                             | Pin/Freq.                   | Min                         | Тур | Max                        | Units             |
|--------------------|-------------------------------------------------|----------------------------------|-------------------------------------|-----------------------------|-----------------------------|-----|----------------------------|-------------------|
| LVCMOS             | O DC SPECIFICATIONS                             | •                                |                                     | •                           |                             | •   | •                          |                   |
| V <sub>IH</sub>    | High Level Input Voltage                        | $V_{DDIO} = 3.0$ to              | 3.6V                                |                             | 2.0                         |     | V <sub>DDIO</sub>          | V                 |
| V <sub>IL</sub>    | Low Level Input Voltage                         | $V_{DDIO} = 3.0$ to              | 3.6V                                | PDB                         | GND                         |     | 0.8                        | V                 |
| I <sub>IN</sub>    | Input Current                                   | $V_{IN} = 0V \text{ or } V_{DI}$ | <sub>DIO</sub> = 3.0 to 3.6V        | ]                           | -10                         | ±1  | +10                        | μA                |
|                    |                                                 | $V_{DDIO} = 3.0$ to              | 3.6V                                |                             | 2.0                         |     | V <sub>DDIO</sub>          | V                 |
| V <sub>IH</sub>    | High Level Input Voltage                        | V <sub>DDIO</sub> = 1.71 t       | o 1.89V                             | OEN,                        | 0.65*<br>V <sub>DDIO</sub>  |     | V <sub>DDIO</sub>          | v                 |
|                    |                                                 | $V_{DDIO} = 3.0$ to              | 3.6V                                | OSS_SEL,                    | GND                         |     | 0.8                        | V                 |
| V <sub>IL</sub>    | Low Level Input Voltage                         | V <sub>DDIO</sub> = 1.71 t       | o 1.89V                             | BISTEN,<br>BISTC /          | GND                         |     | 0.35*<br>V <sub>DDIO</sub> | v                 |
| 1                  | Input Current                                   | V <sub>IN</sub> = 0V or          | $V_{DDIO} = 3.0$<br>to 3.6V         | INTB_IN,<br>GPIO[3:0]       | -10                         | ±1  | +10                        | μΑ                |
| I <sub>IN</sub>    |                                                 | V <sub>DDIO</sub>                | V <sub>DDIO</sub> = 1.7<br>to 1.89V |                             | -10                         | ±1  | +10                        | μΑ                |
| V <sub>OH</sub>    | High Level Output Voltage                       | I <sub>OH</sub> = -4mA           | V <sub>DDIO</sub> = 3.0<br>to 3.6V  | R[7:0], G<br>[7:0], B[7:0], | 2.4                         |     | V <sub>DDIO</sub>          | v                 |
| ∙он                | nigh Level Output Voltage                       |                                  | V <sub>DDIO</sub> = 1.7<br>to 1.89V | PCLK,                       | V <sub>DDIO</sub> -<br>0.45 |     | V <sub>DDIO</sub>          | v                 |
| V                  |                                                 | l _ ↓4mA                         | V <sub>DDIO</sub> = 3.0<br>to 3.6V  | LOCK,<br>PASS,<br>MCLK,     | GND                         |     | 0.4                        | v                 |
| V <sub>OL</sub>    | Low Level Output Voltage                        | I <sub>OL</sub> = +4mA           | V <sub>DDIO</sub> = 1.7<br>to 1.89V | 12S_CLK,<br>12S_WC,         | GND                         |     | 0.35                       | v                 |
| I <sub>OS</sub>    | Output Short Circuit Current                    | V <sub>OUT</sub> = 0V            | •                                   | 12S_DA,                     |                             | -60 |                            | mA                |
| I <sub>OZ</sub>    | TRI-STATE® Output Current                       | V <sub>OUT</sub> = 0V or V       | $V_{\rm DDIO}$ , PDB = L            | GPO_REG<br>[8:4]            | -10                         |     | +10                        | μΑ                |
| FPD-LINK           | III CML RECEIVER INPUT DC                       | SPECIFICATI                      | ONS                                 |                             |                             | 3   |                            |                   |
| $V_{TH}$           | Differential Threshold High<br>Voltage          | V <sub>CM</sub> = 2.5V           |                                     |                             |                             |     | +50                        | mV                |
| V <sub>TL</sub>    | Differential Threshold Low Voltage              | (Internal V <sub>BIAS</sub>      | )                                   |                             | -50                         |     |                            | mV                |
| V <sub>CM</sub>    | Differential Common-Mode<br>Voltage             |                                  |                                     | RIN+, RIN-                  |                             | 1.8 |                            | v                 |
| R <sub>T</sub>     | Internal Termination Resistor<br>- Differential |                                  |                                     |                             | 80                          | 100 | 120                        | Ω                 |
| CML MON            | ITOR DRIVER OUTPUT DC SI                        | ECIFICATION                      | S                                   |                             |                             |     |                            |                   |
| V <sub>ODp-p</sub> | Differential Output Voltage                     | R <sub>L</sub> = 100Ω            |                                     | CMLOUTP,<br>CMLOUTN         | 360                         |     |                            | mV <sub>p-p</sub> |



| Symbol             | Parameter                                              | Condit                                   | ions                         | Pin/Freq.         | Min | Тур  | Max | Units |
|--------------------|--------------------------------------------------------|------------------------------------------|------------------------------|-------------------|-----|------|-----|-------|
| SUPPLY C           | URRENT                                                 |                                          |                              |                   |     | •    |     | •     |
| I <sub>DD1</sub>   | Quarte Quart                                           | C <sub>1</sub> = 12pF,                   | V <sub>DD33</sub> = 3.6V     | V <sub>DD33</sub> |     | 105  | 125 | mA    |
|                    | Supply Current<br>(includes load current)              | Checker Board                            | $V_{DDIO} = 3.6V$            |                   |     | 70   | 75  | mA    |
| I <sub>DDIO1</sub> | f = 45MHz                                              | Pattern,<br><i>Figure 1</i>              | V <sub>DDIO</sub> =<br>1.89V | V <sub>DDIO</sub> |     | 40   | 50  | mA    |
| I <sub>DD2</sub>   | Supply Current<br>(includes load current)<br>f = 45MHz | $C_1 = 4pF$ ,                            | V <sub>DD33</sub> = 3.6V     | V <sub>DD33</sub> |     | 105  | 125 | mA    |
|                    |                                                        | Checker Board                            | $V_{DDIO} = 3.6V$            |                   |     | 50   | 55  | mA    |
| I <sub>DDIO2</sub> |                                                        | Pattern,<br><i>Figure 1</i>              | V <sub>DDIO</sub> =<br>1.89V | V <sub>DDIO</sub> |     | 35   | 45  | mA    |
| I <sub>DDZ</sub>   |                                                        | PDB = L, AII                             | V <sub>DD33</sub> = 3.6V     | V <sub>DD33</sub> |     | 2    | 10  | mA    |
|                    | ]                                                      | LVCMOS                                   | $V_{DDIO} = 3.6V$            |                   |     | 0.05 | 10  | mA    |
| I <sub>DDIOZ</sub> | Supply Current Power Down                              | inputs are<br>floating or tied<br>to GND | V <sub>DDIO</sub> =<br>1.89V | V <sub>DDIO</sub> |     | 0.05 | 10  | mA    |

## **AC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (Note 2, Note 3, Note 4)

| Symbol           | Parameter                                                     | Conditions                                                 | Pin/Freq.                                  | Min    | Тур                                                 | Мах                              | Units |
|------------------|---------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------|--------|-----------------------------------------------------|----------------------------------|-------|
| GPIO BI          | TRATE                                                         |                                                            | •                                          |        |                                                     |                                  |       |
|                  | Forward Channel Bit Rate                                      |                                                            | f = 15 -                                   |        | 0.25*f                                              |                                  | Mbps  |
| B <sub>R</sub>   | Back Channel Bit Rate                                         | (Note 8, Note 9)                                           | 45MHz,<br>GPIO[3:0]                        | >50    | >75                                                 |                                  | kbps  |
| CML MC           | NITOR DRIVER OUTPUT AC SI                                     | PECIFICATIONS                                              |                                            |        |                                                     |                                  |       |
| Ew               | Differential Output Eye Opening<br>Width<br>( <i>Note 6</i> ) | $R_L = 100\Omega$ ,<br>Jitter Freq >f / 40                 | CMLOUTP,<br>CMLOUTN,<br>f = 45MHz          | 0.3    | 0.4                                                 |                                  | UI    |
| E <sub>H</sub>   | Differential Output Eye Height                                | Figure 2 (Note 8, Note 9)                                  |                                            | 200    | 300                                                 |                                  | mV    |
| SWITCH           | IING CHARACTERISTICS                                          |                                                            |                                            |        |                                                     |                                  |       |
| t <sub>RCP</sub> | PCLK Output Period                                            | $t_{RCP} = t_{TCP}$                                        | PCLK                                       | 22.222 | Т                                                   | 66.666                           | ns    |
| t <sub>RDC</sub> | PCLK Output Duty Cycle                                        |                                                            | POLK                                       | 45     | 50                                                  | 55                               | %     |
| +                | LVCMOS LOW-to-HIGH                                            | V <sub>DDIO</sub> = 1.71 - 1.89V,<br>C <sub>L</sub> = 12pF |                                            |        | 2                                                   | 3                                | ns    |
| t <sub>CLH</sub> | Transition Time<br><i>Figure 3</i>                            | $V_{DDIO} = 3.0 - 3.6V,$<br>$C_{L} = 12pF$                 |                                            |        | T 66.666<br>50 55                                   | ns                               |       |
| +                | LVCMOS <i>HIGH</i> -to- <i>LOW</i><br>Transition Time         | V <sub>DDIO</sub> = 1.71 - 1.89V,<br>C <sub>L</sub> = 12pF | R[7:0], G<br>[7:0], B[7:0],<br>HS, VS, DE, |        | 50     55       2     3       2     3       2     3 | ns                               |       |
| t <sub>CHL</sub> | Figure 3                                                      | $V_{DDIO} = 3.0 - 3.6V,$<br>$C_{L} = 12pF$                 | PCLK,<br>LOCK,                             |        | 2                                                   | 3                                | ns    |
|                  | Data Valid before PCLK – Setup<br>Time                        | $V_{DDIO} = 1.71 - 1.89V,$<br>$C_{L} = 12pF$               | PASS,<br>MCLK,                             | 2.2    |                                                     | 66.666<br>55<br>3<br>3<br>3<br>3 | ns    |
| t <sub>ROS</sub> | SSCG = OFF<br>Figure 6                                        | $V_{DDIO} = 3.0 - 3.6V,$<br>$C_L = 12pF$                   | 12S_CLK,<br> 12S_WC,<br> 12S_DA            | 2.2    |                                                     |                                  | ns    |
| +                | Data Valid after PCLK – Hold<br>Time                          | V <sub>DDIO</sub> = 1.71 - 1.89V,<br>C <sub>L</sub> = 12pF | I23_DA                                     | 3.0    |                                                     |                                  | ns    |
| t <sub>ROH</sub> | SSCG = OFF<br>Figure 6                                        | $V_{DDIO} = 3.0 - 3.6V,$<br>$C_L = 12pF$                   |                                            | 3.0    |                                                     |                                  | ns    |



| Symbol            | Parameter                                                       | Conditions                                     | Pin/Freq.                              | Min  | Тур   | Max            | Units |
|-------------------|-----------------------------------------------------------------|------------------------------------------------|----------------------------------------|------|-------|----------------|-------|
|                   |                                                                 |                                                | R[7:0], G<br>[7:0], B[7:0]             |      | 10    |                | ns    |
| t <sub>xzr</sub>  | Active to <i>OFF</i> Delay                                      | OEN = <i>L</i> ,<br>OSS_SEL = <i>H</i>         | HS, VS, DE,<br>PCLK,<br>LOCK, PASS     |      |       |                | ns    |
|                   | Figure 5 (Note 8, Note 9)                                       | 035_3EL = H                                    | MCLK,<br>12S_CLK,<br>12S_WC,<br>12S_DA |      | 60    |                | ns    |
| t <sub>DDLT</sub> | Lock Time<br>Figure 5 (Note 8, Note 9)                          | SSCG = <i>OFF</i>                              | f = 15 -<br>4MHz                       |      | 5     | 40             | ms    |
| t <sub>DD</sub>   | Delay – Latency<br>( <i>Note 8, Note 9</i> )                    |                                                | f = 15 -<br>4MHz                       |      | 147*T |                | ns    |
|                   | Cycle-to-Cycle Jitter                                           |                                                | f = 15 -<br>4MHz                       |      | 0.2   | 40<br>- 40<br> | ns    |
| t <sub>DCCJ</sub> | (Note 8, Note 9)                                                | SSCG = OFF                                     | I2S_CLK = 1<br>- 12.28MHz              |      | ±2    |                | ns    |
| +                 | Data Valid After OEN = H                                        | V <sub>DDIO</sub> = 1.71 - 1.89V,<br>CL = 12pF |                                        |      | 50 50 | ns             |       |
| t <sub>ONS</sub>  | SetupTime<br><i>Figure 7</i> ( <i>Note 8</i> , <i>Note 9</i> )  | V <sub>DDIO</sub> = 3.0 - 3.6V,<br>CL = 12pF   |                                        |      |       |                | ns    |
|                   | Data Tri-State After OEN = L<br>SetupTime                       | V <sub>DDIO</sub> = 1.71 - 1.89V,<br>CL = 12pF | R[7:0], G<br>[7:0], B[7:0],            |      | 50    |                | ns    |
| t <sub>ONH</sub>  | Figure 7 (Note 8, Note 9)                                       | V <sub>DDIO</sub> = 3.0 - 3.6V,<br>CL = 12pF   | HS, VS, DE,<br>PCLK,                   |      | 50    |                | ns    |
| _                 | Data Tri-State after OSS_ SEL                                   | VDDIO = 1.71 - 1.89V,<br>CL = 12pF             | MCLK,<br>I2S_CLK,                      |      | 5     |                | ns    |
| t <sub>SES</sub>  | = H, Setup Time<br>Figure 7 (Note 8, Note 9)                    | V <sub>DDIO</sub> = 3.0 - 3.6V,<br>CL = 12pF   | 12S_WC,<br>12S_DA                      |      | 5     |                | ns    |
| t <sub>SEH</sub>  | Data to Low after OSS_SEL =                                     | V <sub>DDIO</sub> = 1.71 - 1.89V,<br>CL = 12pF |                                        |      | 5     |                | ns    |
|                   | L Setup Time<br>Figure 7 (Note 8, Note 9)                       | $V_{DDIO} = 3.0 - 3.6V,$<br>CL = 12pF          |                                        |      | 5     |                | ns    |
| BIST Mo           | de                                                              | ļi                                             |                                        |      |       |                |       |
| t <sub>PASS</sub> | BIST PASS Valid Time<br>BISTEN = H<br>Figure 8 (Note 8, Note 9) |                                                | PASS                                   |      | 800   |                | ns    |
| SSCG M            | ode                                                             |                                                | ······································ |      |       |                |       |
| f <sub>DEV</sub>  | Spread Spectrum Clocking<br>Deviation Frequency                 | Figure 12                                      | f = 45MHz,                             | ±0.5 |       | ±2.5           | %     |
| f <sub>MOD</sub>  | Spread Spectrum Clocking<br>Modulation Frequency                | Table 1 (Note 8, Note 9)                       | SSCG = ON                              | 8    |       | 100            | kHz   |



### **Recommended Timing for the Serial Control Bus**

Over 3.3V supply and temperature ranges unless otherwise specified.

| Symbol              | Parameter                                   | Conditions    | Min | Тур | Max        | Units |
|---------------------|---------------------------------------------|---------------|-----|-----|------------|-------|
| f <sub>SCL</sub>    |                                             | Standard Mode | 0   |     | 100        | kHz   |
|                     | SCL Clock Frequency                         | Fast Mode     | 0   |     | -          | kHz   |
| t <sub>LOW</sub>    |                                             | Standard Mode | 4.7 |     | 3.45       | μs    |
|                     | SCL Low Period                              | Fast Mode     | 1.3 |     |            | μs    |
| t <sub>HIGH</sub>   |                                             | Standard Mode | 4.0 |     |            | μs    |
|                     | SCL High Period                             | Fast Mode     | 0.6 |     |            | μs    |
| t <sub>HD;STA</sub> | Hold time for a start or a                  | Standard Mode | 4.0 |     |            | μs    |
| 7 -                 | repeated start condition<br><i>Figure 9</i> | Fast Mode     | 0.6 |     |            | μs    |
| t <sub>SU:STA</sub> | Set Up time for a start or a                | Standard Mode | 4.7 |     |            | μs    |
|                     | repeated start condition <i>Figure 9</i>    | Fast Mode     | 0.6 |     |            | μs    |
| t <sub>HD;DAT</sub> | Data Hold Time                              | Standard Mode | 0   |     | 3.45       | μs    |
|                     | Figure 9                                    | Fast Mode     | 0   |     | 0.9        | μs    |
| t <sub>SU;DAT</sub> | Data Set Up Time                            | Standard Mode | 250 |     |            | ns    |
|                     | Figure 9                                    | Fast Mode     | 100 |     |            | ns    |
| t <sub>SU;STO</sub> | Set Up Time for STOP                        | Standard Mode | 4.0 |     | 100<br>400 | μs    |
|                     | Condition, Figure 9                         | Fast Mode     | 0.6 |     |            | μs    |
| t <sub>BUF</sub>    | Bus Free Time                               | Standard Mode | 4.7 |     |            | μs    |
|                     | Between STOP and START, <i>Figure 9</i>     | Fast Mode     | 1.3 |     |            | μs    |
| t <sub>r</sub>      | SCL & SDA Rise Time,                        | Standard Mode |     |     | 1000       | ns    |
|                     | Figure 9                                    | Fast Mode     |     |     | 300        | ns    |
| t <sub>f</sub>      | SCL & SDA Fall Time,                        | Standard Mode |     |     | 300        | ns    |
|                     | Figure 9                                    | Fast mode     |     |     | 300        | ns    |

### **DC and AC Serial Control Bus Characteristics**

Over 3.3V supply and temperature ranges unless otherwise specified. (Note 2, Note 3, Note 4)

| Symbol              | Parameter               | Conditions                                                | Min                       | Тур | Мах                       | Units |
|---------------------|-------------------------|-----------------------------------------------------------|---------------------------|-----|---------------------------|-------|
| V <sub>IH</sub>     | Input High Level        | SDA and SCL                                               | 0.7*<br>V <sub>DD33</sub> |     | V <sub>DD33</sub>         | V     |
| V <sub>IL</sub>     | Input Low Level Voltage | SDA and SCL                                               | GND                       |     | 0.3*<br>V <sub>DD33</sub> | v     |
| V <sub>HY</sub>     | Input Hysteresis        |                                                           |                           | >50 |                           | mV    |
| V <sub>OL</sub>     |                         | SDA, IOL = 1.25mA                                         | 0                         |     | 0.36                      | V     |
| l <sub>in</sub>     |                         | SDA or SCL, V <sub>in</sub> = V <sub>DD33</sub> or GND    | -10                       |     | +10                       | μA    |
| t <sub>R</sub>      | SDA RiseTime – READ     |                                                           |                           | 430 |                           | ns    |
| t <sub>F</sub>      | SDA Fall Time – READ    | SDA, RPU = $10k\Omega$ , Cb $\leq$ 400pF, <i>Figure 9</i> |                           | 20  |                           | ns    |
| t <sub>SU;DAT</sub> | Set Up Time – READ      | Figure 9                                                  |                           | 560 |                           | ns    |
| t <sub>HD;DAT</sub> | Hold Up Time – READ     | Figure 9                                                  |                           | 615 |                           | ns    |
| t <sub>SP</sub>     | Input Filter            |                                                           |                           | 50  |                           | ns    |
| C <sub>in</sub>     | Input Capacitance       | SDA or SCL                                                |                           | <5  |                           | pF    |



Note 1: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

Note 2: The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.

Note 3: Typical values represent most likely parametric norms at  $V_{DD33} = 3.3V$ ,  $T_a = +25^{\circ}C$ , and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed.

Note 4: Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD and ΔVOD, which are differential voltages.

Note 5: t<sub>DDLT</sub> is the time required by the device to obtain lock when exiting power-down state with an active serial stream.

Note 6: UI – Unit Interval is equivalent to one serialized data bit width 1UI = 1 / (35\*PCLK). The UI scales with PCLK frequency.

**Note 7:** Supply noise testing was done with minimum capacitors on the PCB. A sinusoidal signal is AC coupled to the  $V_{DD33}$  and  $V_{DDIO}$  supplies with amplitude = 100 mV<sub>p-p</sub> measured at the device  $V_{DD33}$  and  $V_{DDIO}$  pins. Bit error rate testing of input to the Ser and output of the Des with 10 meter cable shows no error when the noise frequency on the Des is less than 50MHz.

Note 8: Specification is guaranteed by characterization and is not tested in production.

Note 9: Specification is guaranteed by design and is not tested in production.

## **AC Timing Diagrams and Test Circuits**



30196447

FIGURE 4. Delay - Latency

HS, VS, DE



FIGURE 5. PLL Lock Times and PDB TRI-STATE Delay



FIGURE 6. Output Data Valid (Setup and Hold) Times with SSCG = OFF





FIGURE 7. Output State (Setup and Hold) Times







30196436

FIGURE 9. Serial Control Bus Timing Diagram



## **Functional Description**

The DS90UH302Q deserializer receives a 35-bit symbol over a single serial FPD-Link III pair operating up to 1.575Gbps. The serial stream contains an embedded clock, video control signals and the DC-balanced video data and audio data which enhance signal quality to support AC coupling.

The DS90UH302Q deserializer attains lock to a data stream without the use of a separate reference clock source, which greatly simplifies system complexity and overall cost. The deserializer also synchronizes to the serializer regardless of the data pattern, delivering true automatic "plug and lock" performance. It can lock to the incoming serial stream without the need of special training patterns or sync characters. The deserializer recovers the clock and data by extracting the embedded clock information, validating then deserializing the incoming data stream. It also applies decryption through a High-Bandwidth Digital Content Protection (HDCP) cipher to this video and audio data stream following reception of the data from the FPD-Link III decoder. The decrypted parallel LVCMOS video bus is provided to the display. The deserializer is intended for use with the DS90UH301Q serializer.

#### HIGH SPEED FORWARD CHANNEL DATA TRANSFER

The High Speed Forward Channel is composed of 35 bits of data containing RGB data, sync signals, HDCP, I2C, and I2S audio transmitted from Serializer to Deserializer. *Figure 10* illustrates the serial stream per PCLK cycle. This data payload is optimized for signal transmission over an AC coupled link. Data is randomized, balanced and scrambled.



#### FIGURE 10. FPD-Link III Serial Stream

The device supports clocks in the range of 15MHz to 45MHz. The serial stream is 1.575Gbps maximum (525Mbps minimum).

#### LOW SPEED BACK CHANNEL DATA TRANSFER

The Low-Speed Backward Channel of the DS90UH302Q provides bidirectional communication between the display and host processor. The information is carried back from the Deserializer to the Serializer per serial symbol. The back channel control data is transferred over the single serial link along with the high-speed forward data, DC balance coding and embedded clock information. This architecture provides a backward path across the serial link together with a high speed forward channel. The back channel contains the I2C, HDCP, CRC and 4 bits of standard GPIO information with 10Mbps line rate.

#### INPUT EQUALIZATION GAIN

FPD-Link III input adaptive equalizer provides compensation for transmission medium losses and reduces the medium-induced deterministic jitter. It equalizes up to 10m STP cables with 3 connection breaks at maximum serialized stream payload rate of 1.575Gbps.

#### COMMON MODE FILTER PIN (CMF)

The deserializer provides access to the center tap of the internal termination. A capacitor must be placed on this pin for additional common-mode filtering of the differential pair. This can be useful in high noise environments for additional noise rejection capability. A 0.1µF capacitor has to be connected to this pin to Ground.



#### VIDEO CONTROL SIGNAL FILTER

When operating the devices in Normal Mode, the Video Control Signals (DE, HS, VS) have the following restrictions:

- Normal Mode with Control Signal Filter Enabled: DE and HS Only 2 transitions per 130 clock cycles are transmitted, the transition pulse must be 3 PCLK or longer.
- Normal Mode with Control Signal Filter Disabled: DE and HS Only 2 transitions per 130 clock cycles are transmitted, no
  restriction on minimum transition pulse.
- VS Only 1 transition per 130 clock cycles are transmitted, minimum pulse width is 130 clock cycles.

Video Control Signals are defined as low frequency signals with limited transitions. Glitches of a control signal can cause a visual display error. This feature allows for the chipset to validate and filter out any high frequency noise on the control signals. See *Figure 11*.



FIGURE 11. Video Control Signal Filter Waveform

#### **EMI REDUCTION FEATURES**

#### Spread Spectrum Clock Generation (SSCG)

The DS90UH302Q provides an internally generated spread spectrum clock (SSCG) to modulate its outputs. Both clock and data outputs are modulated. This will aid to lower system EMI. Output SSCG deviations to  $\pm 2.5\%$  (5% total) at up to 100kHz modulations are available. This feature may be controlled by register. See *Table 1* and *Table 8*.



FIGURE 12. SSCG Waveform

| SSCG Configuration ( | 0x2C) (15 - 45MHz) | Spread Spectrum Out | put      |             |
|----------------------|--------------------|---------------------|----------|-------------|
| SSC[2]               | SSC[1]             | SSC[0]              | Fdev (%) | Fmod (kHz)  |
| L                    | L                  | L                   | ±0.9     | PCLK / 2168 |
| L                    | L                  | Н                   | ±1.2     |             |
| L                    | Н                  | L                   | ±1.9     |             |
| L                    | Н                  | Н                   | ±2.5     |             |
| Н                    | L                  | L                   | ±0.7     | PCLK / 1300 |
| Н                    | L                  | Н                   | ±1.3     |             |
| Н                    | Н                  | L                   | ±2.0     |             |
| Н                    | Н                  | Н                   | ±2.5     |             |

#### Enhanced Progressive Turn-On (EPTO)

The deserializer LVCMOS parallel outputs timing are delayed. Groups of 8-bit R, G, and B outputs switch in a different time. This minimizes the number of outputs switching simultaneously and helps to reduce supply noise. In addition it spreads the noise spectrum out reducing overall EMI.

#### LVCMOS VDDIO Option

The deserializer parallel bus can operate with 1.8V or 3.3V levels (VDDIO) for target (Display) compatibility. The 1.8V level will offer a lower noise (EMI) and also a system power savings.

#### **POWER DOWN (PDB)**

The Serializer has a PDB input pin to ENABLE or POWER DOWN the device. This pin can be controlled by the host or through the  $V_{DDIO}$ , where  $V_{DDIO} = 3.0V$  to 3.6V or  $V_{DD33}$ . To save power, disable the link when the display is not needed (PDB = *LOW*). When the pin is driven by the host, make sure to release it after  $V_{DD33}$  and  $V_{DDIO}$  have reached final levels; no external components are required. In the case of driven by the  $V_{DDIO} = 3.0V$  to 3.6V or  $V_{DD33}$  directly, a 10k $\Omega$  resistor to the  $V_{DDIO} = 3.0V$  to 3.6V or  $V_{DD33}$ , and a >10µF capacitor to GND are required (See *Figure 21* Typical Connection Diagram).

#### STOP STREAM SLEEP

The deserializer enters a lower power state when the input serial stream is stopped. A STOP condition is detected when the embedded clock bits are not present. When the serial stream starts again, the deserializer will then lock to the incoming signal and recover the data.

#### SERIAL LINK FAULT DETECT

The serial link fault detection is able to detect any of following seven (7) conditions

- 1) cable open
- 2) "+" to "-" short
- 3) "+" short to GND
- 4) "-" short to GND
- 5) "+" short to battery
- 6) "-" short to battery
- 7) Cable is linked incorrectly

If any one of the fault conditions occurs, The Link Detect Status is 0 (cable is not detected) on the Serial Control Bus Register bit 0 of address 0x1C *Table 8*. The link errors can be monitored though Link Error Count of the Serial Control Bus Register bit [4:0] of address 0x41, see *Table 8*.

#### **OSCILLATOR OUTPUT**

The deserializer provides an optional PCLK output when the input clock (serial stream) has been lost. This is based on an internal oscillator. The frequency of the oscillator may be selected. This feature is controlled by register Address 0x02, bit 5 (OSC Clock Enable). See *Table 8*.

#### PIXEL CLOCK EDGE SELECT (RFB)

The RFB determines the edge that the data is strobed on. If RFB is *HIGH*, output data is strobed on the Rising edge of the PCLK. If RFB is *LOW*, data is strobed on the Falling edge of the PCLK. This allows for inter-operability with downstream devices. The deserializer output does not need to use the same edge as the Ser input. This feature may be controlled by register. See *Table 8* 

#### CLOCK-DATA RECOVERY STATUS FLAG (LOCK), OUTPUT ENABLE (OEN) AND OUTPUT STATE SELECT (OSS\_SEL)

When PDB is driven *HIGH*, the CDR PLL begins locking to the serial input and LOCK is TRI-STATE or *LOW* (depending on the value of the OEN setting). After the DS90UH302Q completes its lock sequence to the input serial data, the LOCK output is driven *HIGH*, indicating valid data and clock recovered from the serial input is available on the parallel bus and PCLK outputs. The State of the outputs are based on the OEN and OSS\_SEL setting (*Table 2*) or register bit (*Table 8*). See *Figure 7*.



#### TABLE 2. Output States

| Inputs | Inputs |     |        | Outputs |                 |                 |                             |  |
|--------|--------|-----|--------|---------|-----------------|-----------------|-----------------------------|--|
| Serial | PDB    | OEN | OSS_SE | Lock    | Pass            | Data, GPIO, I2S | CLK                         |  |
| input  |        |     | L      |         |                 |                 |                             |  |
| Х      | 0      | Х   | Х      | Z       | Z               | Z               | Z                           |  |
| Х      | 1      | 0   | 0      | L or H  | L               | L               | L                           |  |
| Х      | 1      | 0   | 1      | L or H  | Z               | Z               | Z                           |  |
| Static | 1      | 1   | 0      | L       | L               | L               | L/OSC (Register bit enable) |  |
| Static | 1      | 1   | 1      | L       | Previous Status | L               | L                           |  |
| Active | 1      | 1   | 0      | н       | L               | L               | L                           |  |
| Active | 1      | 1   | 1      | н       | Valid           | Valid           | Valid                       |  |

#### INTERRUPT PIN — FUNCTIONAL DESCRIPTION AND USAGE (INTB\_IN)

- 1. On DS90UH301Q, set register 0xC6[5] = 1 and 0xC6[0] = 1
- 2. DS90UH302Q deserializer INTB\_IN (pin 16) is set *LOW* by some downstream device.
- 3. DS90UH301Q serializer pulls INTB (pin 31) LOW. The signal is active low, so a LOW indicates an interrupt condition.
- 4. External controller detects INTB = LOW; to determine interrupt source, read HDCP\_ISR register .
- 5. A read to HDCP\_ISR will clear the interrupt at the DS90UH301Q, releasing INTB.
- 6. The external controller typically must then access the remote device to determine downstream interrupt source and clear the interrupt driving INTB\_IN. This would be when the downstream device releases the INTB\_IN (pin 16) on the DS90UH302Q. The system is now ready to return to step (1) at next falling edge of INTB\_IN.

#### CONFIGURATION SELECT (MODE\_SEL)

Configuration of the device may be done via the MODE\_SEL input pin, or via the configuration register bit. A pull-up resistor and a pull-down resistor of suggested values may be used to set the voltage ratio of the MODE\_SEL input ( $V_{R4}$ ) and  $V_{DD33}$  to select one of the other four possible selected modes. See *Figure 13* and *Table 3*.



#### FIGURE 13. MODE\_SEL Connection Diagram

| TABLE 3. Configuration Select | (MODE | _SEL) |
|-------------------------------|-------|-------|
|-------------------------------|-------|-------|

| #                                                                                                          | Ideal Ratio<br>V <sub>R4</sub> /V <sub>DD33</sub> | ldeal V <sub>R4</sub><br>(V) | Suggested<br>Resistor R3 kΩ<br>(1% tol) | Suggested<br>Resistor R4 kΩ<br>(1% tol) | Repeater | 24/18-bit Mode) |  |
|------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------|-----------------------------------------|-----------------------------------------|----------|-----------------|--|
| 1                                                                                                          | 0                                                 | 0                            | Open                                    | 40.2 or Any                             | L        | L               |  |
| 2                                                                                                          | 0.121                                             | 0.399                        | 294                                     | 40.2                                    | L        | Н               |  |
| 3                                                                                                          | 0.152                                             | 0.502                        | 280                                     | 49.9                                    | Н        | L               |  |
| 4                                                                                                          | 0.242                                             | 0.799                        | 240                                     | 76.8                                    | Н        | Н               |  |
| Repeater:<br>L = Repeater mode is <i>OFF</i> (Default)<br>H = Repeater mode is <i>ON</i><br>24/18-bit Mode |                                                   |                              |                                         |                                         |          |                 |  |

L = Normal 24-bit RGB Mode (Default)

H = 18-bit RGB Mode Enabled. Note: use of GPIO(s) on unused inputs must be enabled by register.



#### **I2S RECEIVING**

In normal 24-bit RGB operation mode, the DS90UH302Q provides up to 3-bit of I2S. They are I2S\_CLK, I2S\_WC and I2S\_DA, as well as the Master I2S Clock (MCLK). The encrypted and packetized audio information is received during the video blanking periods along with specific information about the clock frequency. The audio decryption is supported per HDCP v1.3. A jitter cleaning feature reduces I2S\_CLK output jitter.

#### **I2S Jitter Cleaning**

The DS90UH302Q features a standalone PLL to clean the I2S data jitter supporting high end car audio systems. If I2S CLK frequency is less than 1MHz, this feature has to be disabled through the register bit I2S Control (0x2B) in *Table 8*.

#### MCLK

The deserializer has an I2S Master Clock Output. It supports x1, x2, or x4 of I2S CLK Frequency. When the I2S PLL is disabled, the MCLK output is *OFF*. below covers the range of I2S sample rates and MCLK frequencies.

By default, all the MCLK output frequencies are x2 of the I2S CLK frequencies. The MCLK frequencies can also be enabled through the register bit [7:4] (*I2S MCLK Output*) of 0x3A shown in *Table 8*. To select desired MCLK frequency, write bit 7 (0x3A) = 1, then write to bit [6:4] accordingly.



| TABLE 4. | Audio | Interface | Frequencies |  |
|----------|-------|-----------|-------------|--|
| IADLL T. | Audio | milenace  | Trequencies |  |

| Sample Rate<br>(kHz) | I2S Data Word Size<br>(bits) | I2S CLK<br>(MHz) | MCLK Output<br>(MHz) | Bit [6:4]<br>(Address 0x3A) |
|----------------------|------------------------------|------------------|----------------------|-----------------------------|
| 32                   | 16                           | 1.024            | x1 of I2S CLK        | 000                         |
|                      |                              |                  | x2 of I2S CLK        | 001                         |
|                      |                              |                  | x4 of I2S CLK        | 010                         |
| 44.1                 | 16                           | 1.411            | x1 of I2S CLK        | 000                         |
|                      |                              |                  | x2 of I2S CLK        | 001                         |
|                      |                              |                  | x4 of I2S CLK        | 010                         |
| 48                   | 16                           | 1.536            | x1 of I2S CLK        | 000                         |
|                      |                              |                  | x2 of I2S CLK        | 001                         |
|                      |                              |                  | x4 of I2S CLK        | 010                         |
| 96                   | 16                           | 3.072            | x1 of I2S CLK        | 001                         |
|                      |                              |                  | x2 of I2S CLK        | 010                         |
|                      |                              |                  | x4 of I2S CLK        | 011                         |
| 192                  | 16                           | 6.144            | x1 of I2S CLK        | 010                         |
| TOL                  |                              |                  | x2 of I2S CLK        | 011                         |
|                      |                              |                  | x4 of I2S CLK        | 100                         |
| 32                   | 24 1.5                       | 1.536            | x1 of I2S CLK        | 000                         |
|                      |                              |                  | x2 of I2S CLK        | 001                         |
|                      |                              |                  | x4 of I2S CLK        | 010                         |
| 44.1                 | 24                           | 2.117            | x1 of I2S CLK        | 001                         |
|                      |                              |                  | x2 of I2S CLK        | 010                         |
|                      |                              |                  | x4 of I2S CLK        | 011                         |
| 48                   | 24                           | 2.304            | x1 of I2S CLK        | 001                         |
|                      |                              |                  | x2 of I2S CLK        | 010                         |
|                      |                              |                  | x4 of I2S CLK        | 011                         |
| 96                   | 24                           | 4.608            | x1 of I2S CLK        | 010                         |
|                      |                              |                  | x2 of I2S CLK        | 011                         |
|                      |                              |                  | x4 of I2S CLK        | 100                         |
| 192                  | 24                           | 9.216            | x1 of I2S CLK        | 011                         |
|                      |                              |                  | x2 of I2S CLK        | 100                         |
|                      |                              |                  | x4 of I2S CLK        | 101                         |
| 32                   | 32                           | 2.048            | x1 of I2S CLK        | 001                         |
|                      |                              |                  | x2 of I2S CLK        | 010                         |
|                      |                              |                  | x4 of I2S CLK        | 011                         |
| 44.1                 | 32                           | 2.822            | x1 of I2S CLK        | 001                         |
|                      |                              |                  | x2 of I2S CLK        | 010                         |
|                      |                              |                  | x4 of I2S CLK        | 011                         |
| 48                   | 32                           | 3.072            | x1 of I2S CLK        | 001                         |
|                      |                              |                  | x2 of I2S CLK        | 010                         |
|                      |                              |                  | x4 of I2S CLK        | 011                         |
| 96                   | 32                           | 6.144            | x1 of I2S CLK        | 010                         |
|                      |                              |                  | x2 of I2S CLK        | 011                         |
|                      |                              |                  | x4 of I2S CLK        | 100                         |
| 192                  | 32                           | 12.288           | x1 of I2S CLK        | 011                         |
|                      |                              |                  | x2 of I2S CLK        | 100                         |
|                      |                              |                  | x4 of I2S CLK        | 110                         |

#### GPIO[3:0] and GPO\_REG[8:4]

In 18-bit RGB operation mode, the optional R[1:0] and G[1:0] of the DS90UH302Q can be used as the general purpose IOs GPIO [3:0] in either forward channel (Outputs) or back channel (Inputs) application.

#### GPIO[3:0] Enable Sequence

#### See *Table 5* for the GPIO enable sequencing.

Step 1: Enable the 18-bit mode either through the configuration register bit *Table 8* on DS90UH301Q only. DS90UH302Q is automatically configured as in the 18-bit mode.

Step 2:To enable GPIO3 forward channel, write 0x03 to address 0x0F on DS90UH301Q, then write 0x05 to address 0x1F on DS90UH302Q.

| # | Description   | Device     | Forward Channel           | Back Channel              |
|---|---------------|------------|---------------------------|---------------------------|
| 1 | Enable 18-bit | DS90UH301Q | 0x12 = 0x04               | 0x12 = 0x04               |
|   | mode          | DS90UH302Q | Auto Load from DS90UH301Q | Auto Load from DS90UH301Q |
| 2 | GPIO3         | DS90UH301Q | 0x0F = 0x03               | 0x0F = 0x05               |
|   | -             | DS90UH302Q | 0x1F = 0x05               | 0x1F = 0x03               |
| 3 | GPIO2         | DS90UH301Q | 0x0E = 0x30               | 0x0E = 0x50               |
|   |               | DS90UH302Q | 0x1E = 0x50               | 0x1E = 0x30               |
| 4 | GPIO1         | DS90UH301Q | 0x0E = 0x03               | 0x0E = 0x05               |
|   |               | DS90UH302Q | 0x1E = 0x05               | 0x0E = 0x05               |
| 5 | GPIO0         | DS90UH301Q | 0x0D = 0x93               | 0x0D = 0x95               |
|   |               | DS90UH302Q | 0x1D = 0x95               | 0x1D = 0x93               |

#### **TABLE 5. GPIO Enable Sequencing Table**

#### GPO\_REG[8:4] Enable Sequence

GPO\_REG[8:4] are the output-only pins. They must be programmed through the local register bits. See *Table 6* for the GPO\_REG enable sequencing.

Step 1: Enable the 18-bit mode either through the configuration register bit on DS90UH301Q only. DS90UH302Q is automatically configured as in the 18-bit mode.

Step 2: To enable GPO\_REG8 outputs an "1", write 0x90 to address 0x21 on DS90UH302Q...

| # | Description        | Device     | Local Access                   | Local Output Value |
|---|--------------------|------------|--------------------------------|--------------------|
| 1 | Enable 18-bit mode | DS90UH302Q | 0x12 = 0x04<br>(on DS90UH301Q) | n/a                |
| 2 | GPO_REG8           | DS90UH302Q | 0x21 = 0x90                    | HIGH               |
|   |                    |            | 0x21 = 0x10                    | LOW                |
| 3 | GPO_REG7           | DS90UH302Q | 0x21 = 0x09                    | HIGH               |
|   |                    |            | 0x21 = 0x01                    | LOW                |
| 4 | GPO_REG6           | DS90UH302Q | 0x20 = 0x90                    | HIGH               |
|   |                    |            | 0x20 = 0x10                    | LOW                |
| 5 | GPO_REG5           | DS90UH302Q | 0x20 = 0x09                    | HIGH               |
|   |                    |            | 0x20 = 0x01                    | LOW                |
| 6 | GPO_REG4           | DS90UH302Q | 0x1F = 0x90                    | HIGH               |
|   |                    |            | 0x1F = 0x10                    | LOW                |



#### HDCP

The cipher function is implemented in the deserializer per HDCP v1.3 specification. It supports the HDCP key exchange for the authentication over the back channel with the DS90UH301Q serializer. An on-chip Non-Volatile Memory (NVM) is used for authentication to store the HDCP keys. The confidential HDCP keys are loaded by TI during the manufacturing process and are not accessible external to the device.

The DS90UH302Q receives encrypted data and uses the cipher engine to decrypt as per HDCP v1.3. Decrypted data is available at the deserializer parallel output interface.

#### HDCP REPEATER

When DS90UH301Q and DS90UH302Q are configured as the HDCP Repeater application, it provides a mechanism to extend HDCP transmission over multiple links to multiple display devices. This repeater application provides a mechanism to authenticate all HDCP Receivers in the system and distribute protected content to the HDCP Receivers using the encryption mechanisms provided in the HDCP specification.

#### **Repeater Configuration**

In HDCP repeater application, In this document, the DS90UH301Q is referred to as the HDCP Transmitter or transmit port (TX), and the DS90UH302Q is referred to as the HDCP Receiver (RX). *Figure 14* shows the maximum configuration supported for HDCP Repeater implementations using the DS90UH301Q (TX) and DS90UH302Q (RX). Two levels of HDCP Repeaters are supported with a maximum of three HDCP Transmitters per HDCP Receiver.



FIGURE 14. HDCP Maximum Repeater Application



To support HDCP Repeater operation, the DS90UH302Q Deserializer includes the ability to control the downstream authentication process, assemble the KSV list for downstream HDCP Receivers, and pass the KSV list to the upstream HDCP Transmitter. An I2C master within the DS90UH302Q communicates with the I2C slave within the DS90UH301Q Serializer. The DS90UH301Q Serializer handles authenticating with a downstream HDCP Receiver and makes status available through the I2C interface. The DS90UH302Q monitors the transmit port status for each DS90UH301Q and reads downstream KSV and KSV list values from the DS90UH301Q.

In addition to the I2C interface used to control the authentication process, the HDCP Repeater implementation includes two other interfaces. A parallel LVCMOS interface provides the unencrypted video data in 24-bit RGB format and includes the DE/VS/HS control signals. In addition to providing the RGB video data, the parallel LVCMOS interface communicates control information and packetized audio data during video blanking intervals. There is also an I2S audio interface that may optionally be used to send I2S audio data between the HDCP Receiver and HDCP Transmitter in place of using the packetized audio over the parallel LVCMOS interface. All audio and video data is decrypted at the output of the HDCP Receiver and is re-encrypted by the HDCP Transmitter. *Figure 15* provides more detailed block diagram of a 1:2 HDCP repeater configuration.



FIGURE 15. HDCP 1:2 Repeater Configuration



#### **Repeater Connections**

The HDCP Repeater requires the following connections between the HDCP Receiver and each HDCP Transmitter Figure 16.

1) Video Data - Connect PCLK, RGB and control signals (DE, VS, HS).

2) I2C – Connect SCL and SDA signals. Both signals should be pulled up to  $V_{DD33}$  with 4.7k $\Omega$  resistors.

3) Audio (optional) - Connect I2S\_CLK, I2S\_WC, and I2S\_DA signals.

4) IDx pin – Each HDCP Transmitter and Receiver must have an unique I2C address.

5) MODE\_SEL pin – All HDCP Transmitter and Receiver must be set into the Repeater Mode.

6) Interrupt pin – Connect DS90UH302Q INTB\_IN pin to DS90UH301Q INTB pin. The signal must be pulled up to V<sub>DDIO</sub>.



FIGURE 16. HDCP Repeater Connection Diagram



#### BUILT IN SELF TEST (BIST)

An optional At-Speed Built In Self Test (BIST) feature supports the testing of the high speed serial link and the low- speed back channel. This is useful in the prototype stage, equipment production, in-system test and also for system diagnostics.

#### **BIST Configuration and Status**

The BIST mode is enabled at the deseralizer by the Pin select (Pin 44 BISTEN and Pin 16 BISTC) or configuration register (*Table 8*) through the deserializer. The pin based configuration defaults to external PCLK or 33MHz internal Oscillator clock (OSC) frequency. In the absence of PCLK, the user can select the desired OSC frequency (default 33MHz) through the register bit.

When BISTEN of the deserializer is *HIGH*, the BIST mode enable information is sent to the serializer through the Back Channel. The serializer outputs a test pattern and drives the link at speed. The deserializer detects the test pattern and monitors it for errors. The PASS output pin toggles to flag any payloads that are received with 1 to 35 bit errors.

The BIST status is monitored real time on PASS pin. The result of the test is held on the PASS output until reset (new BIST test or Power Down). A *HIGH* on PASS indicates NO ERRORS were detected. A *LOW* on PASS indicates one or more errors were detected. The duration of the test is controlled by the pulse width applied to the deserializer BISTEN pin. This BIST feature also contains a Link Error Count and a Lock Status. If the connection of the serial link is broken, then the link error count is shown in the register. When the PLL of the deserializer is locked or unlocked, the lock status can be read in the register. See *Table 8*.

#### Sample BIST Sequence

See *Figure 17* for the BIST mode flow diagram.

Step 1:For the DS90UH301Q and DS90UH302Q FPD-Link III chipset, BIST Mode is enabled via the BISTEN pin of DS90UH302Q FPD-Link III deserializer. The desired clock source is selected through BISTC pin.

**Step 2:**The DS90UH301Q serializer is woken up through the back channel if it is not already on. The all zero pattern on the data pins is sent through the FPD-Link III to the deserializer. Once the serializer and the deserializer are in BIST mode and the deserializer acquires Lock, the PASS pin of the deserializer goes *HIGH* and BIST starts checking the data stream. If an error in the payload (1 to 35) is detected, the PASS pin will switch low for one half of the clock period. During the BIST test, the PASS output can be monitored and counted to determine the payload error rate.

**Step 3:**To Stop the BIST mode, the deserializer BISTEN pin is set *LOW*. The deserializer stops checking the data. The final test result is held on the PASS pin. If the test ran error free, the PASS output will be *HIGH*. If there was one or more errors detected, the PASS output will be *LOW*. The PASS output state is held until a new BIST is run, the device is RESET, or Powered Down. The BIST duration is user controlled by the duration of the BISTEN signal.

**Step 4:**The Link returns to normal operation after the deserializer BISTEN pin is low. *Figure 18* shows the waveform diagram of a typical BIST test for two cases. Case 1 is error free, and Case 2 shows one with multiple errors. In most cases it is difficult to generate errors due to the robustness of the link (differential data transmission etc.), thus they may be introduced by greatly extending the cable length, faulting the interconnect, reducing signal condition enhancements (Rx Equalization).



FIGURE 17. BIST Mode Flow Diagram



#### Forward Channel and Back Channel Error Checking

While in BIST mode, the serializer stops sampling RGB input pins and switches over to an internal test pattern. The internal allzeroes pattern goes through scrambler, dc-balancing etc. and goes over the serial link to the deserializer. The deserializer on locking to the serial stream compares the recovered serial stream with all-zeroes and records any errors in status registers and dynamically indicates the status on PASS pin.

The back-channel data is checked for CRC errors once the serializer locks onto back-channel serial stream as indicated by link detect status (register bit 0x0C[0]). The CRC errors are recorded in an 8-bit register. The register is cleared when the serializer enters the BIST mode. As soon as the serializer exits BIST mode, the functional mode CRC register starts recording the CRC errors. The BIST mode CRC error register is active in BIST mode only and keeps the record of last BIST run until cleared or enters BIST mode again.



FIGURE 18. BIST Waveforms



### **Serial Control Bus**

The DS90UH302Q is configured by the use of a serial control bus that is I2C protocol compatible. Multiple deserializer devices may share the serial control bus since 16 device addresses are supported. Device address is set via  $R_1$  and  $R_2$  values on IDx pin. See *Figure 19* below.

The serial control bus consists of two signals and a configuration pin. The SCL is a Serial Bus Clock Input / Output. The SDA is the Serial Bus Data Input / Output signal. Both SCL and SDA signals require an external pull-up resistor to  $V_{DD33}$ . For most applications a 4.7k pull-up resistor to  $V_{DD33}$  may be used. The resistor value may be adjusted for capacitive loading and data rate requirements. The signals are either pulled *HIGH*, or driven *LOW*.



FIGURE 19. Serial Control Bus Connection

The configuration pin is the IDx pin. This pin sets one of 16 possible device addresses. A pull-up resistor and a pull-down resistor of suggested values may be used to set the voltage ratio of the IDx input ( $V_{R2}$ ) and  $V_{DD33}$  to select one of the other 16 possible addresses. See *Table 7*.

| #  | ldeal Ratio<br>V <sub>R2</sub> / V <sub>DD33</sub> | ldeal V <sub>R2</sub><br>(V) | Suggested<br>Resistor R1 kΩ<br>(1% tol) | Suggested<br>Resistor R2 kΩ<br>(1% tol) | Address 7'b | Address 8'b<br>Appended |
|----|----------------------------------------------------|------------------------------|-----------------------------------------|-----------------------------------------|-------------|-------------------------|
| 1  | 0                                                  | 0                            | Open                                    | 40.2 or Any                             | 0x2C        | 0x58                    |
| 2  | 0.121                                              | 0.399                        | 294                                     | 40.2                                    | 0x2D        | 0x5A                    |
| 3  | 0.152                                              | 0.502                        | 280                                     | 49.9                                    | 0x2E        | 0x5C                    |
| 4  | 0.182                                              | 0.601                        | 270                                     | 60.4                                    | 0x2F        | 0x5E                    |
| 5  | 0.212                                              | 0.700                        | 267                                     | 71.5                                    | 0x30        | 0x60                    |
| 6  | 0.242                                              | 0.799                        | 240                                     | 76.8                                    | 0x31        | 0x62                    |
| 7  | 0.273                                              | 0.901                        | 243                                     | 90.9                                    | 0x32        | 0x64                    |
| 8  | 0.310                                              | 1.023                        | 226                                     | 102                                     | 0x33        | 0x66                    |
| 9  | 0.356                                              | 1.175                        | 210                                     | 115                                     | 0x34        | 0x68                    |
| 10 | 0.402                                              | 1.327                        | 196                                     | 130                                     | 0x35        | 0x6A                    |
| 11 | 0.447                                              | 1.475                        | 182                                     | 147                                     | 0x36        | 0x6C                    |
| 12 | 0.492                                              | 1.624                        | 169                                     | 165                                     | 0x37        | 0x6E                    |
| 13 | 0.538                                              | 1.775                        | 154                                     | 180                                     | 0x38        | 0x70                    |
| 14 | 0.583                                              | 1.924                        | 137                                     | 191                                     | 0x39        | 0x72                    |
| 15 | 0.629                                              | 2.076                        | 124                                     | 210                                     | 0x3A        | 0x74                    |
| 16 | 0.727                                              | 2.399                        | 90.9                                    | 243                                     | 0x3B        | 0x76                    |

TABLE 7. Serial Control Bus Addresses for IDx



| ADD<br>(dec) | ADD<br>(hex)  | Register<br>Name | Bit(s) | Register<br>Type | Default<br>(hex) | Function           | Descriptions                                                           |
|--------------|---------------|------------------|--------|------------------|------------------|--------------------|------------------------------------------------------------------------|
| (uec)<br>0   | (nex)<br>0x00 | I2C Device ID    | 7:1    | RW               |                  | Device ID          | 7-bit address of Deserializer                                          |
|              | 0,00          | 120 Device ID    | 1.1    | 1100             |                  | Device iD          | See Table 3                                                            |
|              |               |                  | 0      | RW               |                  | ID Setting         | I2C ID Setting                                                         |
|              |               |                  |        |                  |                  |                    | 1: Register I2C Device ID (Overrides IDx pin)                          |
|              |               |                  |        |                  |                  |                    | 0: Device ID is from IDx pin                                           |
| 1            | 0x01          | Reset            | 7:3    |                  | 0x04             |                    | Reserved                                                               |
|              |               |                  | 2      | RW               |                  | BC Enable          | Back channel enable                                                    |
|              |               |                  |        |                  |                  |                    | 1: Enable                                                              |
|              |               |                  |        |                  |                  |                    | 0: Disable                                                             |
|              |               |                  | 1      | RW               |                  | Digital<br>RESET1  | Reset the entire digital block including registers                     |
|              |               |                  |        |                  |                  | RESELL             | This bit is self-clearing.<br>1: Reset                                 |
|              |               |                  |        |                  |                  |                    | 0: Normal operation                                                    |
|              |               |                  | 0      | RW               |                  | Digital            | Reset the entire digital block except registers                        |
|              |               |                  |        |                  |                  | RESET0             | This bit is self-clearing                                              |
|              |               |                  |        |                  |                  |                    | 1: Reset                                                               |
|              |               |                  |        |                  |                  |                    | 0: Normal operation                                                    |
| 2            | 0x02          | Configuration    | 7      | RW               | 0x00             | Output             | LVCMOS Output Enable.                                                  |
|              |               | [0]              |        |                  |                  | Enable             | 1: Enable                                                              |
|              |               |                  | 6      |                  |                  |                    | 0: Disable. Tri-state Outputs                                          |
|              |               |                  | 0      | RW               |                  | OEN and<br>OSS SEL | Overrides Output Enable Pin and Output State pin<br>1: Enable override |
|              |               |                  |        |                  |                  | Override           | 0: Disable - no override                                               |
|              |               |                  | 5      | RW               |                  | OSC Clock          | OSC Clock Output Enable                                                |
|              |               |                  | -      |                  |                  | Enable             | If loss of lock OSC clock is output onto PCLK                          |
|              |               |                  |        |                  |                  |                    | 1: Enable                                                              |
|              |               |                  |        |                  |                  |                    | 0: Disable                                                             |
|              |               |                  | 4      | RW               |                  | Output             | OSS_Select to Control Output State during Lock                         |
|              |               |                  |        |                  |                  | Sleep State        |                                                                        |
|              |               |                  |        |                  |                  | Select             | 1: Enable<br>0: Disable                                                |
|              |               |                  | 3:0    | RW               |                  | (OSS_SEL)          | Reserved                                                               |
|              |               |                  | 3.0    | ٩٧ח              |                  |                    | neserveu                                                               |

### **TABLE 8. Serial Control Bus Registers**

| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name           | Bit(s) | Register<br>Type | Default<br>(hex) | Function                            | Descriptions                                                                                                                                                                                                                                                                              |
|--------------|--------------|----------------------------|--------|------------------|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3            | 0x03         | Configuration              | 7      |                  | 0xF0             |                                     | Reserved                                                                                                                                                                                                                                                                                  |
|              |              | [1]                        | 6      | RW               |                  | CRC<br>Generator                    | CRC Generator Enable (Back Channel)<br>1: Enable                                                                                                                                                                                                                                          |
|              |              |                            |        |                  |                  | Enable                              | 0: Disable                                                                                                                                                                                                                                                                                |
|              |              |                            | 5      |                  | -                |                                     | Reserved                                                                                                                                                                                                                                                                                  |
|              |              |                            | 4      | RW               |                  | Filter<br>Enable                    | HS, VS, DE two clock filter When enabled, pulses less<br>than two full PCLK cycles on the DE, HS, and VS<br>inputs will be rejected<br>1: Filtering Enabled<br>0: Filtering Disabled                                                                                                      |
|              |              |                            | 3      | RW               |                  | I2C Pass-<br>through                | I2C Pass-Through Mode<br>1: Pass-Through Enabled<br>0: Pass-Through Disabled                                                                                                                                                                                                              |
|              |              |                            | 2      | RW               |                  | Auto ACK                            | ACK Select<br>1: Auto ACK Enabled<br>0: Auto ACK Disabled                                                                                                                                                                                                                                 |
|              |              |                            | 1      |                  |                  |                                     | Reserved                                                                                                                                                                                                                                                                                  |
|              |              |                            | 0      | RW               |                  | RRFB                                | Pixel Clock Edge Select<br>1: Parallel Interface Data is strobed on the Rising<br>Clock Edge.<br>0: Parallel Interface Data is strobed on the Falling<br>Clock Edge.                                                                                                                      |
| 4            | 0x04         | BCC<br>Watchdog<br>Control | 7:1    | RW               | 0xFE             | BCC<br>Watchdog<br>Timer            | The watchdog timer allows termination of a control<br>channel transaction, if it fails to complete within a<br>programmed amount of time. This field sets the<br>Bidirectional Control Channel Watchdog Timeout<br>value in units of 2 milliseconds.<br>This field should not be set to 0 |
|              |              |                            | 0      | RW               |                  | BCC<br>Watchdog<br>Timer<br>Disable | Disable Bidirectional Control Channel Watchdog<br>Timer<br>1: Disables BCC Watchdog Timer operation<br>0: Enables BCC Watchdog Timer operation"                                                                                                                                           |
| 5            | 0x05         | I2C Control<br>[1]         | 7      | RW               | 0x2E             | I2C Pass<br>Through All             | I2C Pass-Through All Transactions<br>1: Enabled<br>0: Disabled                                                                                                                                                                                                                            |
|              |              |                            | 6:4    | RW               |                  | I2C SDA<br>Hold Time                | Internal I2C SDA Hold Time<br>It configures the amount of internal hold time provided<br>for the SDA input relative to the SCL input. Units are<br>50 ns.                                                                                                                                 |
|              |              |                            | 3:0    | RW               |                  | I2C Filter<br>Depth                 | I2C Glitch Filter Depth<br>It configures the maximum width of glitch pulses on<br>the SCL and SDA inputs that will be rejected. Units are<br>5 ns.                                                                                                                                        |



| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name    | Bit(s) | Register<br>Type | Default<br>(hex) | Function                                | Descriptions                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|--------------|---------------------|--------|------------------|------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6            | 0x06         | I2C Control<br>[2]  | 7      | R                | 0x00             | Forward<br>Channel<br>Sequence<br>Error | Control Channel Sequence Error Detected It indicates<br>a sequence error has been detected in forward control<br>channel. It this bit is set, an error may have occurred<br>in the control channel operation.                                                                                                                                                                                      |
|              |              |                     | 6      | RW               |                  | Clear<br>Sequence<br>Error              | It clears the Sequence Error Detect bit<br>This bit is not self-clearing.                                                                                                                                                                                                                                                                                                                          |
|              |              |                     | 5      |                  | 1                |                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                           |
|              |              |                     | 4:3    | RW               |                  | SDA Output<br>Delay                     | SDA Output Delay<br>This field configures output delay on the SDA output.<br>Setting this value will increase output delay in units of<br>50 ns. Nominal output delay values for SCL to SDA<br>are:<br>00 : 250ns<br>01: 300ns<br>10: 350ns<br>11: 400ns                                                                                                                                           |
|              |              |                     | 2      | RW               |                  | Local Write                             | Disable Remote Writes to Local Registers through<br>Serializer (Does not affect remote access to I2C<br>slaves at Deserializer)<br>1: Stop remote write to local device registers<br>0: remote write to local device registers                                                                                                                                                                     |
|              |              |                     | 1      | RW               |                  | I2C Bus<br>Timer<br>Speed               | Speed up I2C Bus Watchdog Timer<br>1: Timer expires after approximately 50 ms<br>0: Timer expires after approximately 1s                                                                                                                                                                                                                                                                           |
|              |              |                     | 0      | RW               |                  | I2C Bus<br>Timer<br>Disable             | Disable I2C Bus Timer When the I2C Timer may be<br>used to detect when the I2C bus is free or hung up<br>following an invalid termination of a transaction. If SDA<br>is <i>HIGH</i> and no signalling occurs for approximately 1<br>s, the I2C bus is assumed to be free. If SDA is <i>LOW</i><br>and no signaling occurs, the device will attempt to<br>clear the bus by driving 9 clocks on SCL |
| 7            | 0x07         | Remote<br>Device ID | 7:1    | RW               | 0x18             | Remote ID                               | Remote ID<br>Configures the I2C Slave ID of the remote Serializer.<br>A value of 0 in this field disables I2C access to remote<br>Serializer. This field is automatically configured via the<br>Serializer Forward Channel. Software may overwrite<br>this value, but should also set the FREEZE DEVICE<br>ID bit to prevent overwriting by the Forward Channel.                                   |
|              |              |                     | 0      | RW               |                  | Freeze<br>Device ID                     | Freeze Serializer Device ID<br>1: Prevent auto-loading of the Serializer Device ID<br>from the Forward Channel. The ID will be frozen at the<br>value written.<br>0: Update                                                                                                                                                                                                                        |
| 8            | 0x08         | SlaveID[0]          | 7:1    | RW               | 0x00             | Target<br>Slave<br>Device ID0           | 7-bit Remote Slave Device ID 0<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID0,<br>the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional<br>Control Channel to the Serializer.<br><b>Reserved</b>                   |

| ADD   | ADD   | Register   | Bit(s) | Register |       | Function                      | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|-------|------------|--------|----------|-------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (dec) | (hex) | Name       |        | Туре     | (hex) |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 9     | 0x09  | SlaveID[1] | 7:1    | RW       | 0x00  | Target<br>Slave<br>Device ID1 | 7-bit Remote Slave Device ID 1<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID1,<br>the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional<br>Control Channel to the Serializer.                                                                                                                     |
|       |       |            | 0      |          |       |                               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 10    | 0x0A  | SlaveID[2] | 7:1    | RW       | 0x00  | Target<br>Slave<br>Device ID2 | 7-bit Remote Slave Device ID 2<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID2,<br>the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional<br>Control Channel to the Serializer.                                                                                                                     |
|       |       |            | 0      |          |       |                               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11    | 0x0B  | SlaveID[3] | 7:1    | RW       | 0x00  | Target<br>Slave<br>Device ID3 | 7-bit Remote Slave Device ID 3<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID3,<br>the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional<br>Control Channel to the Serializer.                                                                                                                     |
|       |       |            | 0      |          |       |                               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12    | 0x0C  | SlaveID[4] | 7:1    | RW       | 0x00  | Target<br>Slave<br>Device ID4 | 7-bit Remote Slave Device ID 4<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID4,                                                                                                                                                                                                                                                                          |
|       |       |            |        |          |       |                               | the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional<br>Control Channel to the Serializer.                                                                                                                                                                                                                                                                                                                                 |
|       |       |            | 0      |          | -     |                               | before passing the transaction across the Bidirectional                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 13    | 0x0D  | SlaveID[5] | 0 7:1  | RW       | 0x00  | Target<br>Slave<br>Device ID5 | before passing the transaction across the Bidirectional Control Channel to the Serializer.                                                                                                                                                                                                                                                                                                                                                                                        |
| 13    | 0x0D  | SlaveID[5] | -      | RW       | 0x00  | Slave                         | before passing the transaction across the Bidirectional<br>Control Channel to the Serializer.<br><i>Reserved</i><br>7-bit Remote Slave Device ID 5<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID5,<br>the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional                                       |
| 13    |       | SlaveID[5] | 7:1    | RW       | 0x00  | Slave                         | before passing the transaction across the Bidirectional<br>Control Channel to the Serializer.<br><i>Reserved</i><br>7-bit Remote Slave Device ID 5<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID5,<br>the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional<br>Control Channel to the Serializer. |



| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name | Bit(s) | Register<br>Type | Default<br>(hex) | Function                      | Descriptions                                                                                                                                                                                                                                                                                                                                                  |
|--------------|--------------|------------------|--------|------------------|------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | 0x0F         | SlaveID[7]       | 7:1    | RW               | 0x00             | Target<br>Slave<br>Device ID7 | 7-bit Remote Slave Device ID 7<br>Configures the physical I2C address of the remote I2C<br>Slave device attached to the remote Serializer. If an<br>I2C transaction is addressed to the Slave Alias ID7,<br>the transaction will be remapped to this address<br>before passing the transaction across the Bidirectional<br>Control Channel to the Serializer. |
|              |              |                  | 0      |                  | ]                |                               | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 16           | 0x10         | SlaveAlias[0]    | 7:1    | RW               | 0x00             | ID[0] Match                   | 7-bit Remote Slave Device Alias ID 0<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID0 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave.                       |
|              |              |                  | 0      |                  |                  |                               | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 17           | 0x11         | SlaveAlias[1]    | 7:1    | RW               | 0x00             | ID[1] Match                   | 7-bit Remote Slave Device Alias ID 1<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID1 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave.                       |
|              |              |                  | 0      |                  | 1                |                               | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 18           | 0x12         | SlaveAlias[2]    | 7:1    | RW               | 0x00             | ID[2] Match                   | 7-bit Remote Slave Device Alias ID 2<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID2 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave.                       |
|              |              |                  | 0      |                  |                  |                               | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 19           | 0x13         | SlaveAlias[3]    | 7:1    | RW               | 0x10             | ID[3] Match                   | 7-bit Remote Slave Device Alias ID 3<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID3 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave.                       |
|              |              |                  | 0      |                  |                  |                               | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 20           | 0x14         | SlaveAlias[4]    | 7:1    | RW               | 0x00             | ID[4] Match                   | 7-bit Remote Slave Device Alias ID 4<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID4 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave.<br><b>Reserved</b>    |

| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name  | Bit(s)   | Register<br>Type | Default<br>(hex) | Function                  | Descriptions                                                                                                                                                                                                                                                                                                                            |
|--------------|--------------|-------------------|----------|------------------|------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21           | 0x15         | SlaveAlias[5]     | 7:1      | RW               | 0x00             | ID[5] Match               | 7-bit Remote Slave Device Alias ID 5<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID5 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave. |
|              |              |                   | 0        |                  |                  |                           | Reserved                                                                                                                                                                                                                                                                                                                                |
| 22           | 0x16         | SlaveAlias[6]     | 7:1      | RW               | 0x00             | ID[6] Match               | 7-bit Remote Slave Device Alias ID 6<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID6 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave. |
|              |              |                   | 0        | RW               |                  |                           | Reserved                                                                                                                                                                                                                                                                                                                                |
| 23           | 0x17         | SlaveAlias[7]     | 7:1      | RW               | 0x00             | ID[7] Match               | 7-bit Remote Slave Device Alias ID 7<br>Configures the decoder for detecting transactions<br>designated for an I2C Slave device attached to the<br>remote Serializer. The transaction will be remapped to<br>the address specified in the Slave ID7 register.<br>A value of 0 in this field disables access to the remote<br>I2C Slave. |
|              |              |                   | 0        | 514              |                  |                           | Reserved                                                                                                                                                                                                                                                                                                                                |
| 28           | 0x1C         | General<br>Status | 7:4<br>3 | RW               | 0x00             | I2S Locked                | Reserved         I2S Lock Status         1: I2S PLL controller locked to input I2S clock         0: I2S PLL controller not locked                                                                                                                                                                                                       |
|              |              |                   | 2        |                  |                  |                           | Reserved                                                                                                                                                                                                                                                                                                                                |
|              |              |                   | 1        | R                |                  | Signal<br>Detect          | Signal Detect<br>1: Serial input detected<br>0: Serial input not detected                                                                                                                                                                                                                                                               |
|              |              |                   | 0        | R                |                  | Lock                      | Deserializer CDR, PLL's clock to recovered clock<br>frequency<br>1: Deserializer locked to recovered clock<br>0: Deserializer not locked                                                                                                                                                                                                |
| 29           | 0x1D         | GPIO0             | 7:4      | R                | 0xA0             | Rev-ID                    | Revision ID: 1010: Production Device                                                                                                                                                                                                                                                                                                    |
|              |              | Config            | 3        | RW               |                  | GPIO0<br>Output<br>Value  | Local GPIO Output Value<br>This value is output on the GPIO pin when the GPIO<br>function is enabled, the local GPIO direction is Output,<br>and remote GPIO control is disabled.                                                                                                                                                       |
|              |              |                   | 2        | RW               |                  | GPIO0<br>Remote<br>Enable | Remote GPIO0 Control<br>1: Enable GPIO control from remote Serializer. The<br>GPIO pin will be an output, and the value is received<br>from the remote Deserializer.<br>0: Disable GPIO control from remote Serializer                                                                                                                  |
|              |              |                   | 1        | RW               |                  | GPIO0<br>Direction        | Local GPIO Direction<br>1: Input<br>0: Output                                                                                                                                                                                                                                                                                           |
|              |              |                   | 0        | RW               |                  | GPIO0<br>Enable           | GPIO Function Enable<br>1: Enable GPIO operation<br>0: Enable normal operation                                                                                                                                                                                                                                                          |



| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name               | Bit(s)   | Register<br>Type | Default<br>(hex) | Function                     | Descriptions                                                                                                                                                                                                            |
|--------------|--------------|--------------------------------|----------|------------------|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30           | 0x1E         | GPIO2 and<br>GPIO1<br>Config   | 7        | RW               | 0x00             | GPIO2<br>Output<br>Value     | Local GPIO Output Value<br>This value is output on the GPIO when the GPIO<br>function is enabled, the local GPIO direction is Output,<br>and remote GPIO control is disabled.                                           |
|              |              |                                | 6        | RW               |                  | GPIO2<br>Remote<br>Enable    | Remote GPIO2 Control<br>1: Enable GPIO control from remote Serializer. The<br>GPIO pin will be an output, and the value is received<br>from the remote Deserializer.<br>0: Disable GPIO control from remote Serializer. |
|              |              |                                | 5        | RW               |                  | GPIO2<br>Direction           | Local GPIO Direction<br>1: Input<br>0: Output                                                                                                                                                                           |
|              |              |                                | 4        | RW               |                  | GPIO2<br>Enable              | GPIO Function Enable<br>1: Enable GPIO operation<br>0: Enable normal operation                                                                                                                                          |
|              |              |                                | 3        | RW               |                  | GPIO1<br>Output<br>Value     | Local GPIO Output Value<br>This value is output on the GPIO when the GPIO<br>function is enabled, the local GPIO direction is Output,<br>and remote GPIO control is disabled.                                           |
|              |              |                                | 2        | RW               |                  | GPIO1<br>Remote<br>Enable    | Remote GPIO1 Control<br>1: Enable GPIO control from remote Serializer. The<br>GPIO pin will be an output, and the value is received<br>from the remote Deserializer.<br>0: Disable GPIO control from remote Serializer. |
|              |              |                                | 1        | RW               |                  | GPIO1<br>Direction           | Local GPIO Direction<br>1: Input<br>0: Output                                                                                                                                                                           |
|              |              |                                | 0        | RW               |                  | GPIO1<br>Enable              | GPIO Function Enable<br>1: Enable GPIO operation<br>0: Enable normal operation                                                                                                                                          |
| 31           | 0x1F         | GPO_REG4<br>and GPO3<br>Config | 7        | RW               | 0x00             | GPO_REG<br>4 Output<br>Value | Local GPO_REG4 Output Value<br>This value is output on the GPO when the GPO<br>function is enabled, the local GPO direction is Output,<br>and remote GPO control is disabled.                                           |
|              |              |                                | 6:5<br>4 | RW               |                  | GPO_REG<br>4 Enable          | <b>Reserved</b><br>GPO_REG4 Function Enable<br>1: Enable GPO operation<br>0: Enable normal operation                                                                                                                    |
|              |              |                                | 3        | RW               |                  | GPIO3<br>Output<br>Value     | Local GPIO Output Value This value is output on the GPIO when the GPIO function is enabled, the local GPIO direction is Output, and remote GPIO control is disabled.                                                    |
|              |              |                                | 2        | RW               |                  | GPIO3<br>Remote<br>Enable    | Remote GPIO3 Control<br>1: Enable GPIO control from remote Serializer. The<br>GPIO pin will be an output, and the value is received<br>from the remote Deserializer.<br>0: Disable GPIO control from remote Serializer. |
|              |              |                                | 1        | RW               |                  | GPIO3<br>Direction           | Local GPIO Direction<br>1: Input<br>0: Output                                                                                                                                                                           |
|              |              |                                | 0        | RW               |                  | GPIO3<br>Enable              | GPIO Function Enable<br>1: Enable GPIO operation<br>0: Enable normal operation                                                                                                                                          |

| ADD   | ADD   | Register                              | Bit(s) | Register | Default | Function                     | Descriptions                                                                                                                                                                  |
|-------|-------|---------------------------------------|--------|----------|---------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (dec) | (hex) | Name                                  |        | Туре     | (hex)   |                              |                                                                                                                                                                               |
| 32    | 0x20  | GPO_REG6<br>and<br>GPO_REG5<br>Config | 7      | RW       | 0x00    | GPO_REG<br>6 Output<br>Value | Local GPO_REG6 Output Value<br>This value is output on the GPO when the GPO<br>function is enabled, the local GPO direction is Output,<br>and remote GPO control is disabled. |
|       |       |                                       | 6:5    |          |         |                              | Reserved                                                                                                                                                                      |
|       |       |                                       | 4      | RW       |         | GPO_REG<br>6 Enable          | GPO_REG6 Function Enable<br>1: Enable GPO operation<br>0: Enable normal operation                                                                                             |
|       |       |                                       | 3      | RW       |         | GPO_REG<br>5 Output<br>Value | Local GPO_REG5 Output Value<br>This value is output on the GPO when the GPO<br>function is enabled, the local GPO direction is Output,<br>and remote GPO control is disabled. |
|       |       |                                       | 2:1    |          |         |                              | Reserved                                                                                                                                                                      |
|       |       |                                       | 0      | RW       |         | GPO_REG<br>5 Enable          | GPO_REG5 Function Enable<br>1: Enable GPO operation<br>0: Enable normal operation                                                                                             |
| 33    | 0x21  | GPO8 and<br>GPO7 Config               | 7      | RW       | 0x00    | GPO_REG<br>8 Output<br>Value | Local GPO_REG8 Output Value<br>This value is output on the GPO when the GPO<br>function is enabled, the local GPO direction is Output,<br>and remote GPO control is disabled. |
|       |       |                                       | 6:5    |          |         |                              | Reserved                                                                                                                                                                      |
|       |       |                                       | 4      | RW       |         | GPO_REG<br>8 Enable          | GPO_REG8 Function Enable<br>1: Enable GPO operation<br>0: Enable normal operation                                                                                             |
|       |       |                                       | 3      | RW       |         | GPO_REG<br>7 Output<br>Value | Local GPO_REG7 Output Value<br>This value is output on the GPO when the GPO<br>function is enabled, the local GPO direction is Output,<br>and remote GPO control is disabled. |
|       |       |                                       | 2:1    |          |         |                              | Reserved                                                                                                                                                                      |
|       |       |                                       | 0      | RW       |         | GPO_REG<br>7 Enable          | GPO_REG7 Function Enable<br>1: Enable GPO operation<br>0: Enable normal operation                                                                                             |



| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name              | Bit(s) | Register<br>Type | Default<br>(hex) | Function                     | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|--------------|-------------------------------|--------|------------------|------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 34           | 0x22         | Data Path<br>Control          | 7      | RW               | 0x0              | Override FC<br>Config        | 1: Disable loading of this register from the forward<br>channel, keeping locally written values intact<br>0: Allow forward channel loading of this register                                                                                                                                                                                                                                                                                              |
|              |              |                               | 6      | RW               |                  | Pass RGB                     | Setting this bit causes RGB data to be sent<br>independent of DE. This allows operation in systems<br>which may not use DE to frame video data or send<br>other data when DE is de-asserted. Note that setting<br>this bit prevents HDCP operation and blocks<br>packetized audio.<br>1: Pass RGB independent of DE<br>0: Normal operation<br>Note: this bit is automatically loaded from the remote<br>serializer unless bit 7 of this register is set. |
|              |              |                               | 5      | RW               |                  | DE Polarity                  | This bit indicates the polarity of the DE (Data Enable)<br>signal.<br>1: DE is inverted (active low, idle high)<br>0: DE is positive (active high, idle low)<br>Note: this bit is automatically loaded from the remote<br>serializer unless bit 7 of this register is set.                                                                                                                                                                               |
|              |              |                               | 4      | RW               |                  | I2S_Gen                      | This bit controls whether the HDCP Receiver outputs<br>packetized Auxiliary/Audio data on the RGB video<br>output pins.<br>1: Don't output packetized audio data on RGB video<br>output pins<br>0: Output packetized audio on RGB video output pins.<br>Note: this bit is automatically loaded from the remote<br>serializer unless bit 7 of this register is set.                                                                                       |
|              |              |                               | 3      | RW               | 1                |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |              |                               | 2      | RW               |                  | 18/24-bit<br>Video<br>Select | <ol> <li>Select 18-bit video mode</li> <li>Note: use of GPIO(s) on unused inputs must be<br/>enabled by register.</li> <li>Select 24-bit video mode</li> <li>Note: this bit is automatically loaded from the remote<br/>serializer unless bit 7 of this register is set.</li> </ol>                                                                                                                                                                      |
|              |              |                               | 1      | RW               |                  | I2S<br>Transport<br>Select   | 1: Enable I2S Data Forward Channel Frame Transport<br>0: Enable I2S Data Island Transport<br>Note: this bit is automatically loaded from the remote<br>serializer unless bit 7 of this register is set.                                                                                                                                                                                                                                                  |
|              |              |                               | 0      | RW               |                  |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 35           | 0x23         | General<br>Purpose<br>Control | 7      | RW               | 0x10             | Rx RGB<br>Checksum           | RX RGB Checksum Enable Setting this bit enables the<br>Receiver to validate a one-byte checksum following<br>each video line. Checksum failures are reported in the<br>HDCP_STS register                                                                                                                                                                                                                                                                 |
|              |              |                               | 6:5    |                  |                  |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |              |                               | 4      | R                | ļ                | MODE_SEL                     | Mode Select is Done                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|              |              |                               | 3      | R                |                  |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |              |                               | 2      | R                |                  | Repeater                     | Repeater Mode Status                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|              |              |                               | 1:0    | R                |                  |                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name            | Bit(s) | Register<br>Type | Default<br>(hex) | Function                                                                                                                | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|--------------|--------------|-----------------------------|--------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 36           | 0x24         | BIST Control                | 7:4    |                  | 0x08             |                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              |              |                             | 3      | RW               |                  | BIST Pin<br>Config                                                                                                      | BIST Configured through Pin<br>1: BIST configured through pin<br>0: BIST configured through register bit                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              |              |                             | 2:1    | RW               |                  | BIST Clock BIST Clock Source<br>Source 00: External Pixel Clock<br>01: 33MHz Oscillator<br>10: Reserved<br>11: Reserved |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|              |              |                             | 0      | RW               | -                | BIST<br>Enable                                                                                                          | BIST Control<br>1: Enabled<br>0: Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 37           | 0x25         | BIST Error                  | 7:0    | R                | 0x00             | BIST Error<br>Count                                                                                                     | BIST Error Count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 38           | 0x26         | SCL High<br>Time            | 7:0    | RW               | 0x83             | SCL High<br>Time                                                                                                        | I2C Master SCL High Time<br>This field configures the <i>HIGH</i> pulse width of the SCL<br>output when the Deserializer is the Master on the local<br>I2C bus. Units are 50 ns for the nominal oscillator clock<br>frequency. The default value is set to provide a<br>minimum 5us SCL <i>HIGH</i> time with the internal<br>oscillator clock running at 26MHz rather than the<br>nominal 20MHz.                                                                                                                                                                  |  |
| 39           | 0x27         | SCL Low<br>Time             | 7:0    | RW               | 0x84             | SCL Low<br>Time                                                                                                         | I2C SCL Low Time<br>This field configures the <i>LOW</i> pulse width of the SCL<br>output when the De-Serializer is the Master on the<br>local I2C bus. This value is also used as the SDA setup<br>time by the I2C Slave for providing data prior to<br>releasing SCL during accesses over the Bidirectional<br>Control Channel. Units are 50 ns for the nominal<br>oscillator clock frequency. The default value is set to<br>provide a minimum 5us SCL <i>LOW</i> time with the<br>internal oscillator clock running at 26MHz rather than<br>the nominal 20MHz. |  |
| 42           | 0x2A         | White<br>Balance<br>Control | 7:6    | RW               | 0x00             | Page<br>Setting                                                                                                         | 00: Configuration Registers<br>01: Red LUT<br>10: Green LUT<br>11: Blue LUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|              |              |                             | 5      | RW               |                  | White<br>Balance<br>Enable                                                                                              | 1: White Balance Enable<br>0: White Balance Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|              |              |                             | 4      | RW               |                  | LUT Reload<br>Enable                                                                                                    | 0: Reload Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|              |              |                             | 3:0    |                  |                  |                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 43           | 0x2B         | I2S Control                 | 7      | RW               | 0x00             | I2S PLL                                                                                                                 | I2S PLL Control<br>1: I2S PLL is <i>OFF</i> . No jitter cleaning<br>0: I2S PLL is <i>ON</i> for I2S data jitter cleaning                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              |              |                             | 6:1    |                  |                  |                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              |              |                             | 0      | RW               |                  | I2S Clock<br>Edge                                                                                                       | I2S Clock Edge Select<br>1: I2S Data is strobed on the Falling Clock Edge<br>0: I2S Data is strobed on the Rising Clock Edge                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



| ADD   | ADD   | Register     | Bit(s) | Register | Default | Function            | Descriptions                                                                                               |
|-------|-------|--------------|--------|----------|---------|---------------------|------------------------------------------------------------------------------------------------------------|
| (dec) | (hex) | Name         |        | Туре     | (hex)   |                     |                                                                                                            |
| 44    | 0x2C  | SSCG         | 7:4    |          | 0x00    |                     | Reserved                                                                                                   |
|       |       | Control      | 3      | RW       |         | SSCG                | Enable Spread Spectrum Clock Generator                                                                     |
|       |       |              |        |          |         | Enable              | 1: Enable                                                                                                  |
|       |       |              |        |          |         |                     | 0: Disable                                                                                                 |
|       |       |              | 2:0    | RW       |         | SSCG                | SSCG Frequency Deviation:                                                                                  |
|       |       |              |        |          |         | Selection           | fdev fmod                                                                                                  |
|       |       |              |        |          |         |                     | 000: ± 0.9 CLK/2168                                                                                        |
|       |       |              |        |          |         |                     | 001: ± 1.2                                                                                                 |
|       |       |              |        |          |         |                     | 010: ± 1.9                                                                                                 |
|       |       |              |        |          |         |                     | 011: ± 2.5                                                                                                 |
|       |       |              |        |          |         |                     | 100: ± 0.7 CLK/1300                                                                                        |
|       |       |              |        |          |         |                     | 101: ± 1.3                                                                                                 |
|       |       |              |        |          |         |                     | 110: ± 2.0<br>111: ± 2.5                                                                                   |
|       |       |              | -      | DW       |         |                     |                                                                                                            |
| 58    | 0x3A  | I2S MCLK     | 7      | RW       | 0x00    | MCLK                | 1: Override divider select for MCLK                                                                        |
|       |       | Output       |        |          | 4       | Override            | 0: No override for MCLK divider                                                                            |
|       |       |              | 6:4    | RW       |         | MCLK                | See Table 4                                                                                                |
|       |       |              |        |          |         | Frequency           |                                                                                                            |
|       |       |              |        |          | 4       | Slect               |                                                                                                            |
|       | 0.41  | Link Error   | 3:0    |          | 0,400   | <br>                | Reserved                                                                                                   |
| 65    | 0x41  | Count        | 7:5    | D14/     | 0x03    |                     | Reserved                                                                                                   |
|       |       | Count        | 4      | RW       |         | Link Error          | Enable serial link data integrity error count                                                              |
|       |       |              |        |          |         | Count               | 1: Enable error count<br>0: Disable                                                                        |
|       |       |              |        |          | -       | Enable              |                                                                                                            |
|       |       |              | 3:0    | RW       |         | Link Error<br>Count | Link error count threshold.                                                                                |
|       |       |              |        |          |         | Count               | Counter is pixel clock based. clk0, clk1 and DCA are monitored for link errors, if error count is enabled, |
|       |       |              |        |          |         |                     | deserializer loose lock once error count reaches                                                           |
|       |       |              |        |          |         |                     | threshold. If disabled deserilizer loose lock with one                                                     |
|       |       |              |        |          |         |                     | error.                                                                                                     |
| 68    | 0x44  | Equalization | 7:5    | RW       | 0x60    | EQ Stage 1          | EQ select value.                                                                                           |
|       |       |              |        |          |         | Select              | Used if adaptive EQ is bypassed.                                                                           |
|       |       |              |        |          |         |                     | 000 Min EQ 1st Stage                                                                                       |
|       |       |              |        |          |         |                     | 001                                                                                                        |
|       |       |              |        |          |         |                     | 010                                                                                                        |
|       |       |              |        |          |         |                     | 011                                                                                                        |
|       |       |              |        |          |         |                     | 100                                                                                                        |
|       |       |              |        |          |         |                     | 101                                                                                                        |
|       |       |              |        |          |         |                     | 110                                                                                                        |
|       |       |              |        |          |         |                     | 111 Max EQ 1st Stage                                                                                       |
|       |       |              | 4      |          |         |                     | Reserved                                                                                                   |
|       |       |              | 3:1    | RW       |         | EQ Stage 2          | EQ select value.                                                                                           |
|       |       |              |        |          |         | Select              | Used if adaptive EQ is bypassed.                                                                           |
|       |       |              |        |          |         |                     | 000 Min EQ 2nd Stage                                                                                       |
|       |       |              |        |          |         |                     | 001                                                                                                        |
|       |       |              |        |          |         |                     | 010                                                                                                        |
|       |       |              |        |          |         |                     | 011                                                                                                        |
|       |       |              |        |          |         |                     | 100                                                                                                        |
|       |       |              |        |          |         |                     | 101                                                                                                        |
|       |       |              |        |          |         |                     | 110                                                                                                        |
|       |       |              |        |          | 4       |                     | 111 Max EQ 2nd Stage                                                                                       |
|       |       |              | 0      | RW       |         | Adaptive            | 1: Disable adaptive EQ (to write EQ select values)                                                         |
|       |       |              |        |          |         | EQ                  | 0: Enable adaptive EQ                                                                                      |

| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name                | Bit(s) | Register<br>Type | Default<br>(hex) | Function                       | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|--------------|---------------------------------|--------|------------------|------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 86           | 0x56         | CML Output                      | 7:4    |                  | 0x08             |                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|              |              |                                 | 3      | RW               |                  | CMLOU<br>TP/N<br>Enable        | 1: Disabled (Default)<br>0: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |              |                                 | 2:0    |                  |                  |                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 100          | 0x64         | Pattern<br>Generator<br>Control | 7:4    | RW               | 0x10             | Pattern<br>Generator<br>Select | Fixed Pattern Select<br>This field selects the pattern to output when in Fixed<br>Pattern Mode. Scaled patterns are evenly distributed<br>across the horizontal or vertical active regions. This<br>field is ignored when Auto-Scrolling Mode is enabled.<br>The following table shows the color selections in non-<br>inverted followed by inverted color mode<br>0000: Reserved 0001: White/Black<br>0010: Black/White<br>0011: Red/Cyan<br>0100: Green/Magenta<br>0101: Blue/Yellow<br>0110: Horizontally Scaled Black to White/White to<br>Black<br>0111: Horizontally Scaled Black to Red/Cyan to White<br>1000: Horizontally Scaled Black to Blue/Yellow to<br>White<br>1010: Vertically Scaled Black to Blue/Yellow to<br>White<br>1010: Vertically Scaled Black to Green/Magenta to<br>White<br>1100: Vertically Scaled Black to Green/Magenta to<br>White<br>1101: Vertically Scaled Black to Blue/Yellow to<br>White<br>1101: Vertically Scaled Black to Blue/Yellow to<br>White<br>1101: Vertically Scaled Black to Blue/Yellow to White<br>1101: Itreserved |
|              |              |                                 | 3:1    |                  | 1                |                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|              |              |                                 | 0      | RW               |                  | Pattern<br>Generator<br>Enable | Pattern Generator Enable<br>1: Enable Pattern Generator<br>0: Disable Pattern Generator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



| ADD<br>(dec) | ADD<br>(hex)                                                 | Register<br>Name                              | Bit(s)                                                                                                                                                                                                                                                                                                       | Register<br>Type      | Default<br>(hex)                                                                                                                                                                                                                                  | Function                                      | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|--------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 101          | 0x65                                                         | Pattern                                       | 7:5                                                                                                                                                                                                                                                                                                          |                       | 0x00                                                                                                                                                                                                                                              |                                               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|              | Generator 4 RW Pattern<br>Configuration 18/24- Bit<br>Select |                                               | <ul> <li>18-bit Mode Select</li> <li>1: Enable 18-bit color pattern generation. Scaled patterns will have 64 levels of brightness and the R, G, and B outputs use the six most significant color bits</li> <li>0: Enable 24-bit pattern generation. Scaled patterns use 256 levels of brightness.</li> </ul> |                       |                                                                                                                                                                                                                                                   |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|              |                                                              | 3 RW<br>Generator<br>External<br>Clock Select |                                                                                                                                                                                                                                                                                                              | Generator<br>External | Select External Clock Source<br>1: Selects the external pixel clock when using internal<br>timing.<br>0: Selects the internal divided clock when using<br>internal timing<br>This bit has no effect in external timing mode<br>(PATGEN_TSEL = 0). |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|              |                                                              |                                               | 2                                                                                                                                                                                                                                                                                                            | RW                    |                                                                                                                                                                                                                                                   | Pattern<br>Generator<br>Timing<br>Select      | Timing Select Control<br>1: The Pattern Generator creates its own video timing<br>as configured in the Pattern Generator Total Frame<br>Size, Active Frame Size. Horizontal Sync Width,<br>Vertical Sync Width, Horizontal Back Porch, Vertical<br>Back Porch, and Sync Configuration registers.<br>0: the Pattern Generator uses external video timing<br>from the pixel clock, Data Enable, Horizontal Sync,<br>and Vertical Sync signals. |
|              |                                                              |                                               | 1                                                                                                                                                                                                                                                                                                            | RW                    | ŭ                                                                                                                                                                                                                                                 | Pattern<br>Generator<br>Color Invert          | Enable Inverted Color Patterns<br>1: Invert the color output.<br>0: Do not invert the color output.                                                                                                                                                                                                                                                                                                                                          |
|              |                                                              |                                               | 0                                                                                                                                                                                                                                                                                                            | RW                    |                                                                                                                                                                                                                                                   | Pattern<br>Generator<br>Auto-Scroll<br>Enable | Auto-Scroll Enable:<br>1: The Pattern Generator will automatically move to<br>the next enabled pattern after the number of frames<br>specified in the Pattern Generator Frame Time<br>(PGFT) register.<br>0: The Pattern Generator retains the current pattern.                                                                                                                                                                              |
| 102          | 0x66                                                         | Pattern<br>Generator<br>Indirect<br>Address   | 7:0                                                                                                                                                                                                                                                                                                          | RW                    | 0x00                                                                                                                                                                                                                                              | Indirect<br>Address                           | This 8-bit field sets the indirect address for accesses<br>to indirectly-mapped registers. It should be written<br>prior to reading or writing the Pattern Generator<br>Indirect Data register.<br>See <i>AN-2198</i>                                                                                                                                                                                                                        |
| 103          | 0x67                                                         | Pattern<br>Generator<br>Indirect Data         | 7:0                                                                                                                                                                                                                                                                                                          | RW                    | 0x00                                                                                                                                                                                                                                              | Indirect<br>Data                              | When writing to indirect registers, this register<br>contains the data to be written. When reading from<br>indirect registers, this register contains the read back<br>value.<br>See <i>AN-2198</i>                                                                                                                                                                                                                                          |
| 128          | 0x80                                                         | RX_BKSV0                                      | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | RX BKSV0                                      | BKSV0: Value of byte 0 of the Deserializer KSV                                                                                                                                                                                                                                                                                                                                                                                               |
| 129          | 0x81                                                         | RX_BKSV1                                      | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | RX BKSV1                                      | BKSV1: Value of byte 1 of the Deserializer KSV                                                                                                                                                                                                                                                                                                                                                                                               |
| 130          | 0x82                                                         | RX_BKSV2                                      | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | RX BKSV2                                      | BKSV2: Value of byte 2 of the Deserializer KSV                                                                                                                                                                                                                                                                                                                                                                                               |
| 131          | 0x83                                                         | RX_BKSV3                                      | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | RX BKSV3                                      | BKSV3: Value of byte 3of the Deserializer KSV.                                                                                                                                                                                                                                                                                                                                                                                               |
| 132          | 0x84                                                         | RX_BKSV4                                      | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | RX BKSV4                                      | BKSV4: Value of byte 4of the Deserializer KSV.                                                                                                                                                                                                                                                                                                                                                                                               |
| 144          | 0x90                                                         | TX_KSV0                                       | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | TX KSV0                                       | KSV0: Value of byte 0 of the Serializer KSV.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 145          | 0x91                                                         | TX_KSV1                                       | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | TX KSV1                                       | KSV1: Value of byte 1 of the Serializer KSV.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 146          | 0x92                                                         | TX_KSV2                                       | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | TX KSV2                                       | KSV2: Value of byte 2 of the Serializer KSV.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 147          | 0x93                                                         | TX_KSV3                                       | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | TX KSV3                                       | KSV3: Value of byte 3 of the Serializer KSV.                                                                                                                                                                                                                                                                                                                                                                                                 |
| 148          | 0x94                                                         | TX_KSV4                                       | 7:0                                                                                                                                                                                                                                                                                                          | R                     | 0x00                                                                                                                                                                                                                                              | TX KSV4                                       | KSV4: Value of byte 4 of the Serializer KSV.                                                                                                                                                                                                                                                                                                                                                                                                 |

| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name | Bit(s)                | Register<br>Type | Default<br>(hex)  | Function                                                                                                                                                                                                                                            | Descriptions                                                                                                                                                                                                                                                                                                              |
|--------------|--------------|------------------|-----------------------|------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 192          | 0xC0         | HDCP_DBG         | 7                     |                  | 0x00              |                                                                                                                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                                                  |
|              |              |                  | 6 R                   |                  |                   | HDCP I2C<br>TO DIS                                                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                                                                                                  |
|              |              |                  | 5:4                   |                  |                   |                                                                                                                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                                                  |
|              |              |                  | 3 R RGB_CHI<br>SUM_EN |                  | RGB_CHK<br>SUM_EN | Enable RBG video line checksum.<br>1: Enables sending of ones-complement checksum<br>for each 8-bit RBG data channel following end of each<br>video data line.<br>0: Checksum disabled<br>Set via the HDCP_DBG register in the HDCP<br>Transmitter. |                                                                                                                                                                                                                                                                                                                           |
|              |              |                  | 2                     | R                |                   | FC_<br>TESTMODE                                                                                                                                                                                                                                     | Frame Counter Testmode:<br>1: Speeds up frame counter used for Pj and Ri<br>verification. When set to a 1, Pj is computed every 2<br>frames and Ri is computed every 16 frames.<br>0: Pj is computed every 16 frames and Ri is computed<br>every 128 frames.<br>Set via the HDCP_DBG register in the HDCP<br>Transmitter. |
|              |              |                  | 1                     | R                |                   | TMR<br>_SPEEDUP                                                                                                                                                                                                                                     | Timer Speedup:<br>1: Speed up HDCP authentication timers.<br>0: Standard authentication timing<br>Set via the HDCP_DBG register in the HDCP<br>Transmitter.                                                                                                                                                               |
|              |              |                  | 0                     | R                |                   | HDCP_I2C<br>_FAST                                                                                                                                                                                                                                   | HDCP I2C Fast mode Enable:<br>1: Enable the HDCP I2C Master in the HDCP Receiver<br>to operation with Fast mode timing.<br>0:Tthe I2C Master will operate with Standard mode<br>timing.<br>Set via the HDCP_DBG register in the HDCP<br>Transmitter.                                                                      |
| 193          | 0xC1         | HDCP_DBG         | 7:2                   |                  | 0x00              |                                                                                                                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                                                  |
|              |              | 2                | 1                     | RW               |                   | NO<br>_DECRYPT                                                                                                                                                                                                                                      | the RGB pins. All other functions will work normally.<br>This provides a simple way of showing that the link is<br>encrypted.<br>0: Normal Operation                                                                                                                                                                      |
|              |              |                  | 0                     |                  |                   |                                                                                                                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                                                  |
| 196          | 0xC4         | HDCP Status      | 7:2                   |                  | 0x00              |                                                                                                                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                                                  |
|              |              |                  | 1                     | R                |                   | RGB_CHK<br>SUM_ERR                                                                                                                                                                                                                                  | RGB Checksum Error Detected:<br>If RGB Checksum in enabled through the HDCP<br>Transmitter HDCP_DBG register, this bit will indicate<br>if a checksum error is detected. This register may be<br>cleared by writing any value to this register.                                                                           |
|              |              |                  | 0                     | R                |                   | HDCP<br>Status                                                                                                                                                                                                                                      | HDCP Authenticated:<br>Indicates the HDCP authentication has completed<br>successfully. The controller may now send video data<br>requiring content protection. This bit will be cleared if<br>authentication is lost or if the controller restarts<br>authentication.                                                    |



| ADD<br>(dec) | ADD<br>(hex) | Register<br>Name | Bit(s) | Register<br>Type | Default<br>(hex) | Function                                                                                                                                                         | Descriptions                                                                                                                                             |
|--------------|--------------|------------------|--------|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 224          | 0xE0         | RPTR TX0         | 7:1    | R                | 0x0              | IX0         HDCP         Serializer Port 0 I2C Address:           Serializer         Indicates the I2C address for the Repeater S           Port 0         Port. |                                                                                                                                                          |
|              |              |                  | 0      | R                |                  | Address                                                                                                                                                          | Serializer Port 0 Valid:<br>Indicates that the HDCP Repeater has a Serializer<br>port at the I2C Address identified by upper 7 bits of this<br>register. |
| 225          | 0xE1         | RPTR TX1         | 7:1    | R                | 0x00             | HDCP<br>Serializer                                                                                                                                               | Serializer Port 1 I2C Address: Indicates the I2C address for the Repeater Serializer Port.                                                               |
|              |              |                  | 0      | R                |                  | Port 1<br>Address                                                                                                                                                | Serializer Port 1 Valid: Indicates that the HDCP<br>Repeater has a Serializer port at the I2C Address<br>identified by upper 7 bits of this register.    |
| 226          | 0xE2         | RPTR TX2         | 7:1    |                  | 0x00             | HDCP<br>Serializer                                                                                                                                               | Serializer Port 2 I2C Address: Indicates the I2C address for the Repeater Serializer Port.                                                               |
|              |              |                  | 0      | R                |                  | Port 2<br>Address                                                                                                                                                | Serializer Port 2 Valid: Indicates that the HDCP<br>Repeater has a Serializer port at the I2C Address<br>identified by upper 7 bits of this register.    |
| 227          | 0xE3         | RPTR TX3         | 7:1    | R                | 0x00             | HDCP<br>Serializer                                                                                                                                               | Serializer Port 3 I2C Address: Indicates the I2C address for the Repeater Serializer Port.                                                               |
|              |              |                  | 0      | R                |                  | Port 3<br>Address                                                                                                                                                | Serializer Port 3 Valid: Indicates that the HDCP<br>Repeater has a Serializer port at the I2C Address<br>identified by upper 7 bits of this register     |

## **Image Enhancement Features**

Several image enhancement features are provided. White balance LUTs allow the user to define and target the color temperature of the display.

### WHITE BALANCE

The White Balance feature enables similar display appearance when using LCD's from different vendors. It compensates for native color temperature of the display, and adjusts relative intensities of R, G, B to maintain specified color temperature. Programmable control registers are used to define the contents of three LUTs (8-bit color value for Red, Green and Blue) for the White Balance Feature. The LUTs map input RGB values to new output RGB values. There are three LUTs, one LUT for each color. Each LUT contains 256 entries, 8-bits per entry with a total size of 6144 bits (3 x 256 x 8). All entries are readable and writable. Calibrated values are loaded into registers through the I2C interface (deserializer is a slave device). This feature may also be applied to lower color depth applications such as 18-bit (666) and 16-bit (565). White balance is enabled and configured via serial control bus register.

### LUT contents

The user must define and load the contents of the LUT for each color (R,G,B). Regardless of the color depth being driven (888, 666, 656), the user must always provide contents for 3 complete LUTs - 256 colors x 8 bits x 3 tables. Unused bits - LSBs -shall be set to "0" by the user.

When 24-bit (888) input data is being driven to a 24-bit display, each LUT (R, G and B) must contain 256 unique 8-bit entries. The 8-bit white balanced data is then available at the output of the DS90UH302Q deserailizer, and driven to the display.

When 18-bit (666) input data is being driven to an 18-bit display, the white balance feature can still be used. Simply load each LUT with 256, 8-bit entries. Each 8-bit entry is a 6-bit value (6 MSBs) with the 2 LSBs set to "00". Thus as total of 64 unique 6-bit white balance output values are available for each color (R, G and B). The 6-bit white balanced data is available at the output of the DS90UH302Q deserializer, and driven directly to the display.

Examples of the three types of LUT configurations described are shown in Figure 20

### Enabling white balance

The user must load all 3 LUTs prior to enabling the white balance feature. The following sequence must be followed by the user. To initialize white balance after power-on (*Table 9*):

1) Load contents of all 3 LUTs . This requires a sequential loading of LUTs - first RED, second GREEN, third BLUE. 256, 8-bit entries must be loaded to each LUT. Page registers must be set to select each LUT.

### 2) Enable white balance

By default, the LUT data may not be reloaded after initialization at power-on.

An option does exist to allow LUT reloading after power-on and initial LUT loading (as described above). This option may only be used after enabling the white balance reload feature via the associated serial control bus register. In this mode the LUTs may be reloaded by the master controller via I2C. This provides the user with the flexibility to refresh LUTs periodically, or upon system requirements to change to a new set of LUT values. The host controller loads the updated LUT values via the serial bus interface. There is no need to disable the white balance feature while reloading the LUT data. Refreshing the white balance to the new set of LUT data will be seamless - no interruption of displayed data.

It is important to note that initial loading of LUT values requires that all 3 LUTs be loaded sequentially. When reloading, partial LUT updates may be made.



### 8-bit in / 8 bit out

|            | / O Dit Out |  |  |  |  |
|------------|-------------|--|--|--|--|
| Gray level | Data Out    |  |  |  |  |
| Entry      | (8-bits)    |  |  |  |  |
| 0          | 0000000b    |  |  |  |  |
| 1          | 0000001b    |  |  |  |  |
| 2          | 00000011b   |  |  |  |  |
| 3          | 00000011b   |  |  |  |  |
| 4          | 00000110b   |  |  |  |  |
| 5          | 00000110b   |  |  |  |  |
| 6          | 00000111b   |  |  |  |  |
| 7          | 00000111b   |  |  |  |  |
| 8          | 00001000b   |  |  |  |  |
| 9          | 00001010b   |  |  |  |  |
| 10         | 00001001b   |  |  |  |  |
| 11         | 00001011b   |  |  |  |  |
|            |             |  |  |  |  |
| •          |             |  |  |  |  |
| 248        | 11111010b   |  |  |  |  |
| 249        | 11111010b   |  |  |  |  |
| 250        | 11111011b   |  |  |  |  |
| 251        | 11111011b   |  |  |  |  |
| 252        | 11111110b   |  |  |  |  |
| 253        | 11111101b   |  |  |  |  |
| 254        | 11111101b   |  |  |  |  |
| 255        | 11111111b   |  |  |  |  |

| Gray level | Data Out           |
|------------|--------------------|
| Entry      | (8-bits)           |
| 0          | 000000 <b>00</b> b |
| 1          | N/A                |
| 2          | N/A                |
| 3          | N/A                |
| 4          | 000001 <b>00</b> b |
| 5          | N/A                |
| 6          | N/A                |
| 7          | N/A                |
| 8          | 000010 <b>00</b> b |
| 9          | N/A                |
| 10         | N/A                |
| 11         | N/A                |
|            |                    |
|            |                    |
| 248        | 111110 <b>00</b> b |
| 249        | N/A                |
| 250        | N/A                |
| 251        | N/A                |
| 252        | 111111 <b>00</b> b |
| 253        | N/A                |
| 254        | N/A                |
| 255        | N/A                |

### . . . . . . . . .

| 6-bit in / | 8 bit out |
|------------|-----------|
| Gray level | Data Out  |
| Entry      | (8-bits)  |
| 0          | 0000001b  |
| 1          | N/A       |
| 2          | N/A       |
| 3          | N/A       |
| 4          | 00000110b |
| 5          | N/A       |
| 6          | N/A       |
| 7          | N/A       |
| 8          | 00001011b |
| 9          | N/A       |
| 10         | N/A       |
| 11         | N/A       |
|            |           |
|            |           |
| 248        | 11111010b |
| 249        | N/A       |
| 250        | N/A       |
| 251        | N/A       |
| 252        | 11111111b |
| 253        | N/A       |
| 254        | N/A       |
| 255        | N/A       |

30196472

#### FIGURE 20. White Balance LUT Configurations

| PAG | ADD     | ADD     | Register Name | Bit(s) | Access | Default | Function      | Description                                 |
|-----|---------|---------|---------------|--------|--------|---------|---------------|---------------------------------------------|
| E   | (dec)   | (hex)   |               |        |        | (hex)   |               |                                             |
| 0   | 42      | 0x2A    | White Balance | 7:6    | RW     | 0x00    | Page Setting  | 00: Configuration Registers                 |
|     |         |         | Control       |        |        |         |               | 01: Red LUT                                 |
|     |         |         |               |        |        |         |               | 10: Green LUT                               |
|     |         |         |               |        |        |         |               | 11: Blue LUT                                |
|     |         |         |               | 5      | RW     |         | White Balance | 0: White Balance Disable                    |
|     |         |         |               |        |        |         | Enable        | 1: White Balance Enable                     |
|     |         |         |               | 4      | RW     |         |               | 0: Reload Disable                           |
|     |         |         |               |        |        |         |               | 1: Reload Enable                            |
|     |         |         |               | 3:0    |        |         |               | Reserved                                    |
| 1   | 0 - 255 | 00 - FF | White Balance | FF:0   | RW     | N/A     | Red LUT       | 256 8-bit entries to be applied to the Red  |
|     |         |         | Red LUT       |        |        |         |               | subpixel data                               |
| 2   | 0 - 255 | 00 - FF | White Balance | FF:0   | RW     | N/A     | Green LUT     | 256 8-bit entries to be applied to the      |
|     |         |         | Green LUT     |        |        |         |               | Green subpixel data                         |
| 3   | 0 - 255 | 00 - FF | White Balance | FF:0   | RW     | N/A     | Blue LUT      | 256 8-bit entries to be applied to the Blue |
|     |         |         | Blue LUT      |        |        |         |               | subpixel data                               |

### **Internal Pattern Generation**

The DS90UH302Q serializer supports the internal pattern generation feature. It allows basic testing and debugging of an integrated panel. The test patterns are simple and repetitive and allow for a quick visual verification of panel operation. As long as the device is not in power down mode, the test pattern will be displayed even if no parallel input is applied. If no PCLK is received, the test pattern can be configured to use a programmed oscillator frequency. For detailed information, refer to Application Note AN-2198.

## **Applications Information**

### **DISPLAY APPLICATION**

The DS90UH302Q, in conjunction with the DS90UH301Q, is intended for interface between a HDCP compliant host (graphics processor) and a Display. It supports an 24-bit color depth (RGB888). It allows to receive a three 8-bit RGB stream with a pixel rate up to 45MHz together with three control bits (VS, HS and DE) and three I2S-bus audio stream with an audio sampling rate up



to 192kHz. The included HDCP v1.3 compliant cipher block allows the authentication of the DS90UH302Q, which decrypts both video and audio contents. The keys are pre-loaded by TI into Non-Volatile Memory (NVM) for maximum security.

The deserializer is expected to be located close to its target device. The interconnect between the deserializer and the target device is typically in the 1 to 3 inch separation range. The input capacitance of the target device is expected to be in the 5 to 10pF range. Care should be taken on the PCLK output trace as this signal is edge sensitive and strobes the data. It is also assumed that the fanout of the deserializer is up to three in the repeater mode. If additional loads need to be driven, a logic buffer or mux device is recommended.

### TYPICAL APPLICATION CONNECTION

*Figure 21* shows a typical application of the DS90UH302Q deserializer for an 45MHz 24-bit Color Display Application. inputs utilize  $0.1\mu$ F coupling capacitors to the line and the deserializer provides internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, seven  $0.1\mu$ F capacitors and two  $4.7\mu$ F capacitors should be used for local device bypassing. Ferrite beads are placed on the power lines for effective noise suppression. Since the device in the Pin/STRAP mode, two  $10k\Omega$  pull-up resistors are used on the parallel output bus to select the desired device features.

The interface to the target display is with 3.3V LVCMOS levels, thus the  $V_{DDIO}$  pins are connected to the 3.3V rail. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable.



30196444

FIGURE 21. Typical Connection Diagram



### POWER UP REQUIREMENTS AND PDB PIN

The VDDs ( $V_{DD33}$  and  $V_{DDIO}$ ) supply ramp should be faster than 1.5ms with a monotonic rise. A large capacitor on the PDB pin is needed to ensure PDB arrives after all the VDDs have settled to the recommended operating voltage. When PDB pin is pulled to  $V_{DDIO} = 3.0V$  to 3.6V or  $V_{DD33}$ , it is recommended to use a  $10k\Omega$  pull-up and a >10µF cap to GND to delay the PDB input signal. All inputs must not be driven until  $V_{DD33}$  and  $V_{DDIO}$  has reached its steady state value.

### TRANSMISSION MEDIA

The DS90UH301Q and DS90UH302Q chipset is intended to be used in a point-to-point configuration through a shielded twisted pair cable. The serializer and deserializer provide internal termination to minimize impedance discontinuities. The interconnect (cable and connector) between the serializer and deserializer should have a differential impedance of  $100\Omega$ . The maximum length of cable that can be used is dependant on the quality of the cable (gauge, impedance), connector, board (discontinuities, power plane), the electrical environment (e.g. power stability, ground noise, input clock jitter, PCLK frequency, etc.) and the application environment.

The resulting signal quality at the receiving end of the transmission media may be assessed by monitoring the differential eye opening of the serial data stream. The Receiver CML Monitor Driver Output Specifications define the acceptable data eye opening width and eye opening height. A differential probe should be used to measure across the termination resistor at the CMLOUTP/N pin *Figure 2*.

#### PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS

Circuit board layout and stack-up for the FPD-Link III devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power/ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of  $0.01\mu$ F to  $0.1\mu$ F. Tantalum capacitors may be in the 2.2 $\mu$ F to  $10\mu$ F range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage being used.

Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the  $50\mu$ F to  $100\mu$ F range and will smooth low frequency switching noise. It is recommended to connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path.

A small body size X7R chip capacitor, such as 0603 or 0402, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter may be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the CML lines to prevent coupling from the LVCMOS lines to the CML lines. Closely-coupled differential lines of  $100\Omega$  are typically recommended for CML interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less.

Information on the LLP style package is provided in Application Note: AN-1187.

#### CML INTERCONNECT GUIDELINES

See AN-1108 and AN-905 for full details.

- Use 100Ω coupled differential pairs
- Use the S/2S/3S rule in spacings
- S = space between the pair
  - -2S = space between pairs
- 3S = space to LVCMOS signal
- Minimize the number of Vias
- Use differential connectors when operating above 500Mbps line speed
- · Maintain balance of the traces
- Minimize skew within the pair

Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the TI web site at: www.ti.com/lvds



## Physical Dimensions inches (millimeters) unless otherwise noted



# Notes